

# Understandable Electronic Devices, Key concepts and circuit design

**Meizhong Wang** 



IET MATERIALS, CIRCUITS AND DEVICES SERIES 75

# Understandable Electronic Devices

#### Other volumes in this series:

| Volume 2<br>Volume 3   | Analogue IC Design: The current-mode approach C. Toumazou, F.J. Lidgey and D.G. Haigh (Editors)<br>Analogue-Digital ASICs: Circuit techniques, design tools and applications R.S. Soin, F. Maloberti and J.<br>France (Editors)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Volume 4<br>Volume 5   | Algorithmic and Knowledge-based CAD for VLSI G.E. Taylor and G. Russell (Editors)<br>Switched Currents: An analogue technique for digital technology C. Toumazou, J.B.C. Hughes and N.C.<br>Battersby (Editors)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Volume 6               | High-frequency Circuit Engineering F. Nibler <i>et al.</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Volume 8               | Low-power High-frequency Microelectronics: A unified approach G. Machado (Editor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Volume 9               | VLSI Testing: Digital and mixed analogue/digital techniques S.L. Hurst                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Volume 10<br>Volume 11 | Distributed Feedback Semiconductor Lasers J.E. Carroll, J.E.A. Whiteaway and R.G.S. Plumb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Volume 12              | Selected Topics in Advanced Solid State and Fibre Optic Sensors S.M. Vaezi-Nejad (Editor)<br>Strained Silicon Heterostructures: Materials and devices C.K. Maiti, N.B. Chakrabarti and S.K. Ray                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Volume 13              | <b>RFIC and MMIC Design and Technology</b> I.D. Robertson and S. Lucyzyn (Editors)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Volume 14              | Design of High Frequency Integrated Analogue Filters Y. Sun (Editor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Volume 15              | Foundations of Digital Signal Processing: Theory, algorithms and hardware design P. Gaydecki                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Volume 16              | Wireless Communications Circuits and Systems Y. Sun (Editor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Volume 17              | The Switching Function: Analysis of power electronic circuits C. Marouchos                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Volume 18<br>Volume 19 | System on Chip: Next generation electronics B. Al-Hashimi (Editor)<br>Test and Diagnosis of Analogue, Mixed-signal and RF Integrated Circuits: The system on chip approach                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| volume 15              | Y. Sun (Editor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Volume 20              | Low Power and Low Voltage Circuit Design with the FGMOS Transistor E. Rodriguez-Villegas                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Volume 21              | Technology Computer Aided Design for Si, SiGe and GaAs Integrated Circuits C.K. Maiti and G.A. Armstrong                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Volume 22              | Nanotechnologies M. Wautelet et al.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Volume 23              | Understandable Electric Circuits M. Wang                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Volume 24<br>Volume 25 | Fundamentals of Electromagnetic Levitation: Engineering sustainability through efficiency A.J. Sangster<br>Optical MEMS for Chemical Analysis and Biomedicine H. Jiang (Editor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Volume 26              | High Speed Data Converters A. M.A. Ali                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Volume 27              | Nano-Scaled Semiconductor Devices E. A. Gutiérrez-D (Editor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Volume 28              | Security and Privacy for Big Data, Cloud Computing and Applications L. Wang, W. Ren, K. R. Choo and F.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                        | Xhafa (Editors)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Volume 29<br>Volume 30 | Nano-CMOS and Post- CMOS Electronics: Devices and Modelling Saraju P. Mohanty and Ashok Srivastava<br>Nano-CMOS and Post- CMOS Electronics: Circuits and Design Saraju P. Mohanty and Ashok Srivastava                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Volume 30              | Oscillator Circuits: Frontiers in Design, Analysis and Applications Y. Nishio (Editor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Volume 33              | High Frequency MOSFET Gate Drivers Z. Zhang and Y. Liu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Volume 34              | RF and Microwave Module Level Design and Integration M. Almalkawi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Volume 35              | Design of Terahertz CMOS Integrated Circuits for High-Speed Wireless Communication M. Fujishima and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Valuma 70              | S. Amakawa                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Volume 38<br>Volume 39 | System Design with Memristor Technologies L. Guckert and E.E. Swartzlander Jr.<br>Functionality-Enhanced Devices: An alternative to Moore's Law P-E. Gaillardon (Editor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Volume 40              | Digitally Enhanced Mixed Signal Systems C. Jabbour, P. Desgreys and D. Dallett (Editors)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Volume 43              | Negative Group Delay Devices: From concepts to applications B. Ravelo (Editor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Volume 45              | Characterisation and Control of Defects in Semiconductors F. Tuomisto (Editor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Volume 47              | Understandable Electric Circuits: Key concepts. 2nd Edition M. Wang                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Volume 48              | Gyrators, Simulated Inductors and Related Immittances: Realizations and applications R. Senani, D. R. Bhaskar, V. K. Singh, A. K. Singh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Volume 49              | Advanced Technologies for Next Generation integrated Circuits A. Srivastava and S. Mohanty (Editors)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Volume 51              | Modelling Methodologies in Analogue Integrated Circuit Design G. Dundar and M. B. Yelten (Editors)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Volume 53              | VLSI Architectures for Future Video Coding. M. Martina (Editor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Volume 54              | Advances in High-Power Fiber and Diode Laser Engineering Ivan Divliansky (Editor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Volume 55<br>Volume 57 | Hardware Architectures for Deep Learning M. Daneshtalab and M. Modarressi<br>Cross-Layer Reliability of Computing Systems Giorgio Di Natale, Alberto Bosio, Ramon Canal, Stefano Di                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| volume 57              | Carlo and Dimitris Gizopoulos (Editors)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Volume 58              | Magnetorheological Materials and their Applications S. Choi and W. Li (Editors)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Volume 59              | Analysis and Design of CMOS Clocking Circuits for Low Phase Noise W. Bae and DK. Jeong                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Volume 60              | IP Core Protection and Hardware-Assisted Security for Consumer Electronics A. Sengupta and S. Mohanty                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Volume 63              | Emerging CMOS Capacitive Sensors for Biomedical Applications: A multidisciplinary approach Ebrahim<br>Ghafar-Zadeh and Saghi Forouhi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Volume 64              | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                        | wireline systems W. Rhee (Editor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Volume 65              | MEMS Resonator Filters Rajendra M Patrikar (Editor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Volume 66              | Frontiers in Hardware Security and Trust: Theory, design and practice C. H. Chang and Y. Cao (Editors)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Volume 67<br>Volume 68 | Frontiers in Securing IP Cores; Forensic detective control and obfuscation techniques A Sengupta<br>High Quality Liquid Crystal Displays and Smart Devices: Vol 1 and Vol 2 S.Ishihara, S. Kobayashi and Y. Ukai                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| voluine oo             | (Editors)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Volume 69              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                        | R. V. Kruzelecky, W. R. Jamroz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Volume 70              | Self-Healing Materials: From fundamental concepts to advanced space and electronics applications, 2 <sup>nd</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Volume 71              | Edition B. Aïssa, E I. Haddad, R. V. Kruzelecky, W. R. Jamroz<br>Radio Frequency and Microwave Power Amplifiers: Vol 1 and Vol 2 A. Grebennikov (Editor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Volume 71<br>Volume 72 | Tensorial Analysis of Networks (TAN) Modelling for PCB Signal Integrity and EMC Analysis Blaise Ravelo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                        | and Zhifei Xu (Editors)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Volume 73              | VLSI and Post-CMOS Electronics Volume 1: VLSI and Post-CMOS Electronics and Volume 2: Materials,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Volume 76              | devices and interconnects R. Dhiman and R. Chandel (Editors)<br>Secured Hardware Accelerators for DSP and Image Processing Applications Anirban Sengupta                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| volume /0              | Secure interaction and the secure an |

Volume 77 Integrated Optics Volume 1: Modeling, material platforms and fabrication techniques and Volume 2: Characterization, devices, and applications G. Righini and M. Ferrari (Editors)

# Understandable Electronic Devices

Key concepts and circuit design

Meizhong Wang

The Institution of Engineering and Technology

Published by The Institution of Engineering and Technology, London, United Kingdom

The Institution of Engineering and Technology is registered as a Charity in England & Wales (no. 211014) and Scotland (no. SC038698).

© The Institution of Engineering and Technology 2022

First published 2022

This publication is copyright under the Berne Convention and the Universal Copyright Convention. All rights reserved. Apart from any fair dealing for the purposes of research or private study, or criticism or review, as permitted under the Copyright, Designs and Patents Act 1988, this publication may be reproduced, stored or transmitted, in any form or by any means, only with the prior permission in writing of the publishers, or in the case of reprographic reproduction in accordance with the terms of licences issued by the Copyright Licensing Agency. Enquiries concerning reproduction outside those terms should be sent to the publisher at the undermentioned address:

The Institution of Engineering and Technology Futures Place Six Hills Way, Stevenage Herts, SG1 2UA, United Kingdom

www.theiet.org

While the authors and publisher believe that the information and guidance given in this work are correct, all parties must rely upon their own skill and judgement when making use of them. Neither the author nor publisher assumes any liability to anyone for any loss or damage caused by any error or omission in the work, whether such an error or omission is the result of negligence or any other cause. Any and all such liability is disclaimed.

The moral rights of the author to be identified as author of this work have been asserted by him in accordance with the Copyright, Designs and Patents Act 1988.

#### **British Library Cataloguing in Publication Data**

A catalogue record for this product is available from the British Library

#### ISBN 978-1-83953-216-0 (hardback) ISBN 978-1-83953-217-7 (PDF)

Typeset in India by Exeter Premedia Services Printed in the UK by CPI Group (UK) Ltd, Croydon Cover Image: Richard Newstead via Getty Images

# Table of contents

| Preface<br>Acknowledgment<br>About the author<br>Introduction |        |                                                | ix<br>xi<br>xiii<br>xv |
|---------------------------------------------------------------|--------|------------------------------------------------|------------------------|
| Cha                                                           | pter 1 | Basic semiconductor theory                     | 1                      |
| 1.1                                                           | Funda  | mental semiconductor theory                    | 1                      |
|                                                               | 1.1.1  | Basic atomic theory                            | 1                      |
|                                                               | 1.1.2  | N-type and P-type semiconductors               | 4                      |
|                                                               | 1.1.3  | Depletion layer                                | 6                      |
| 1.2                                                           | Bias   |                                                | 7                      |
|                                                               | 1.2.1  | Forward and reverse bias                       | 7                      |
|                                                               | 1.2.2  | Reverse breakdown                              | 9                      |
|                                                               | 1.2.3  | I-V characteristic curve of a P-N junction     | 11                     |
| 1.3                                                           | Diode  |                                                | 13                     |
|                                                               | 1.3.1  | Introduction to diodes                         | 13                     |
|                                                               | 1.3.2  |                                                | 14                     |
|                                                               | 1.3.3  | Real (practical) diodes                        | 16                     |
| Sum                                                           | mary   |                                                | 17                     |
| Self                                                          | -test  |                                                | 21                     |
| Cha                                                           | pter 2 | Types of diodes and their applications         | 23                     |
| 2.1                                                           |        | diode and its applications                     | 23                     |
|                                                               |        | Diodes classification                          | 23                     |
|                                                               |        | Zener diodes                                   | 26                     |
|                                                               | 2.1.3  | Zener diode as a voltage shifter and a clipper | 29                     |
|                                                               | 2.1.4  | Zener diode as a voltage regulator             | 31                     |
| 2.2                                                           | -      | al types of diodes                             | 35                     |
|                                                               | 2.2.1  | 1                                              | 35                     |
|                                                               | 2.2.2  |                                                | 36                     |
|                                                               | 2.2.3  |                                                | 39                     |
|                                                               | 2.2.4  | Schottky diode                                 | 41                     |
|                                                               | imary  |                                                | 43                     |
| Self                                                          | -test  |                                                | 47                     |

| Cha      | pter 3 | Diode applications - power supplies, clippers, and clampers | 49  |
|----------|--------|-------------------------------------------------------------|-----|
| 3.1      | Half-v | vave rectifiers                                             | 49  |
|          | 3.1.1  | Introduction to DC power supply                             | 49  |
|          | 3.1.2  |                                                             | 50  |
|          | 3.1.3  | Half-wave rectifier                                         | 54  |
| 3.2      | Full-w | vave rectifier                                              | 57  |
|          | 3.2.1  | Center tapped full-wave rectifier                           | 57  |
|          | 3.2.2  | Full-wave bridge rectifier                                  | 61  |
| 3.3      | Power  | supply filters                                              | 63  |
|          | 3.3.1  | Capacitor filter                                            | 63  |
|          | 3.3.2  | 1                                                           | 65  |
|          | 2.2.3  | 1 1                                                         | 67  |
| 3.4      |        | clipping and clamping circuits                              | 67  |
|          | 3.4.1  | Clippers                                                    | 67  |
|          | 3.4.2  | Clampers                                                    | 71  |
| Surr     | mary   |                                                             | 74  |
|          | -test  |                                                             | 79  |
|          |        |                                                             |     |
| Cha      | pter 4 | <b>Bipolar junction transistors</b>                         | 83  |
| 4.1      |        | uction to bipolar junction transistor                       | 83  |
|          | 4.1.1  | Bipolar junction transistor (BJT)                           | 83  |
|          | 4.1.2  | Transistor parameters                                       | 86  |
| 4.2      | DC an  | alysis of a BJT circuits                                    | 89  |
|          | 4.2.1  | DC analysis                                                 | 89  |
|          | 4.2.2  | BJT characteristic curves                                   | 91  |
|          | 4.2.3  | Distinct regions of collector curves                        | 94  |
| 4.3      | Transi | stors act as amplifiers and switches                        | 96  |
|          | 4.3.1  | -                                                           | 96  |
|          | 4.3.2  | Transistor switching circuit                                | 99  |
| Sum      | nmary  | -                                                           | 102 |
|          | -test  |                                                             | 107 |
|          |        |                                                             |     |
| Cha      | pter 5 | DC biasing of BJTs                                          | 109 |
| 5.1      | -      | uction to DC biasing                                        | 109 |
|          | 5.1.1  | DC load line and operation point                            | 109 |
|          | 5.1.2  | Mid-point biasing and active (linear) operation             | 112 |
|          | 5.1.3  | Bipolar junction transistor (BJT) biasing and stability     | 114 |
| 5.2      |        | ods of BJT biasing                                          | 116 |
|          | 5.2.1  | Base bias                                                   | 116 |
|          | 5.2.2  | Voltage-divider bias                                        | 117 |
|          | 5.2.3  | Emitter bias                                                | 120 |
| <b>C</b> | 5.2.4  | Collector-feedback bias                                     | 124 |
|          | imary  |                                                             | 125 |
| Self     | -test  |                                                             | 129 |

| Cha   | pter 6         | AC analysis of BJT circuits – BJT amplifier                         | 131        |
|-------|----------------|---------------------------------------------------------------------|------------|
| 6.1   | Transis        | stor amplifiers                                                     | 131        |
|       | 6.1.1          | Capacitors in transistor amplifier                                  | 131        |
|       | 6.1.2          | Superposition of DC and AC                                          | 133        |
|       | 6.1.3          | Transistor r-parameters equivalent model                            | 135        |
|       | 6.1.4          | Transistor h-parameters equivalent model                            | 137        |
|       | 6.1.5          | h-parameters for three configurations of the transistors            | 140        |
| 6.2   | Transis        | stor small-signal analysis                                          | 143        |
|       | 6.2.1          | Transistor common-emitter amplifier                                 | 143        |
|       | 6.2.2          | Transistor common-collector amplifier                               | 150        |
|       | 6.2.3          | Transistor common-base amplifier                                    | 155        |
|       | 6.2.4          | Multistage transistor amplifiers                                    | 157        |
| Sum   | mary           | <b>c</b> 1                                                          | 161        |
| Self- |                |                                                                     | 167        |
| Cha   | pter 7         | Field-effect transistors                                            | 169        |
| 7.1   | Field-H        | Effect Transistors                                                  | 169        |
|       | 7.1.1          | Introduction to field-effect transistors (FETs)                     | 169        |
|       | 7.1.2          | JFET – operation and characteristics                                | 172        |
| 7.2   | Biasing        | g of JFET                                                           | 177        |
|       | 7.2.1          | JFET gate bias (or fixed bias)                                      | 177        |
|       | 7.2.2          | JFET self-bias                                                      | 178        |
|       | 7.2.3          | JFET voltage divider-bias                                           | 182        |
| 7.3   | MOSF           | ET (metal-oxide-semiconductor field-effect transistor)              | 184        |
|       | 7.3.1          | Introduction to MOSFET                                              | 184        |
|       | 7.3.2          | MOSFET transfer characteristics                                     | 187        |
|       | 7.3.3          | E-MOSFET biasing                                                    | 188        |
|       | 7.3.4          | D-MOSFET biasing                                                    | 190        |
|       | mary           |                                                                     | 191        |
| Self- | test           |                                                                     | 197        |
|       | pter 8         | AC analysis of FET circuits – FET amplifier                         | 201        |
| 8.1   |                | equivalent model                                                    | 201        |
|       | 8.1.1          | Introduction to FET amplifier                                       | 201        |
| 0.2   | 8.1.2          | JFET AC equivalent circuit                                          | 203        |
| 8.2   | 8.2.1          | Implifier analysis                                                  | 204<br>204 |
|       | 8.2.1<br>8.2.2 | Common-drain amplifier analysis<br>Common-source amplifier analysis | 204        |
|       | 8.2.2          | Common-gate amplifier analysis                                      | 207        |
| Sum   | mary           | Common-gate ampriner anarysis                                       | 20)        |
| Self- |                |                                                                     | 213        |
| Cha   | pter 9         | Operational amplifiers                                              | 215        |
| 9.1   | -              | ional amplifiers (op-amps)                                          | 215        |
|       | 9.1.1          | Introduction to op-amps                                             | 215        |

| VIII  | Undersidindable electronic devices          |              |
|-------|---------------------------------------------|--------------|
|       | 9.1.2 Op-amp modes of operation             | 219          |
| 9.2   | Basic building blocks of an op-amp          | 221          |
|       | 9.2.1 Inverting op-amp                      | 221          |
|       | 9.2.2 Noninverting op-amp                   | 224          |
|       | 9.2.3 Voltage follower op-amp               | 226          |
|       | 9.2.4 Terminologies of op-amps              | 229          |
| 9.3   | Basic op-amp circuits                       | 232          |
|       | 9.3.1 Summing amplifier                     | 232          |
|       | 9.3.2 Difference amplifier                  | 233          |
|       | 9.3.3 Op-amp differentiator                 | 235          |
|       | 9.3.4 Op-amp integrator                     | 237          |
|       | 9.3.5 Op-amp comparator                     | 240          |
| Sum   | imary                                       | 241          |
| Self- |                                             | 246          |
|       |                                             | 2.40         |
|       | pter 10 Oscillators                         | 249          |
| 10.1  | Introduction to oscillators                 | 249          |
|       | 10.1.1 Types of oscillators                 | 249          |
| 10.0  | 10.1.2 Feedback and LC oscillators          | 251          |
| 10.2  | LC oscillators                              | 254          |
|       | 10.2.1 Armstrong oscillator                 | 254          |
|       | 10.2.2 Colpitts oscillator                  | 254          |
|       | 10.2.3 Hartley oscillator                   | 256          |
| 10.2  | 10.2.4 Cristal-controlled oscillator        | 257          |
|       | RC oscillators                              | 259          |
|       | imary                                       | 261          |
| Self- | -test                                       | 264          |
| Cha   | pter 11 Voltage Regulators                  | 267          |
|       | Introduction to op-amp voltage regulators   | 267          |
|       | 11.1.1 Voltage regulators concepts review   | 267          |
|       | 11.1.2 Classification of op-amp voltage reg | gulators 269 |
| 11.2  | Linear op-amp voltage regulators            | 271          |
|       | 11.2.1 Series voltage regulators            | 271          |
|       | 11.2.2 Shunt voltage regulators             | 273          |
| 11.3  | Switching voltage regulators                | 274          |
|       | 11.3.1 Step-down regulator                  | 274          |
|       | 11.3.2 Sten-up regulator                    | 276          |

| 11.3.2    | Step-up regulator           | 276 |
|-----------|-----------------------------|-----|
| 11.3.3    | Inverting voltage regulator | 277 |
| Summary   |                             | 278 |
| Self-test |                             | 281 |

| Appendices                     | 283 |
|--------------------------------|-----|
| Future trends and wrap up      | 283 |
| Answers to self-test questions | 285 |
| Index                          | 293 |

# Preface

If you are looking for a quick, concise, homework/exam guide, and review book in Electronic Circuits and Devices, this unique and well-structured *Understandable Electronic Circuits and Devices – Key Concepts* is an excellent supplement and convenient reference resource. Skip the lengthy and distracting books and instead use this concise book as a guideline for your studies, quick reviewing, or tutoring. This book provides a quick, understandable, and effective guide on electronic circuits and devices.

#### **Key features**

As an aid to readers, the book provides some noteworthy features:

- A concise study guide, quickly getting to the heart of each topic, helping readers with a quick review (or for students before doing homework as well as preparation for exams).
- Clear and easy-to-understand written format and style. Materials are presented in visual and grayscale format with less text and more outlines, tables, etc.; clearly presenting information and making studying/reviewing more effective.
- Key terms, properties, phrases, concepts, formulas, etc. are easily located. Clear step-by-step procedures for applying theorems.
- Summary at the end of each chapter to emphasize the key points, formulas, figures, etc. in the chapter.
- Self-tests after each chapter will help readers focus on the key principles, complete the connection between theory and practice, and assist readers in the learning process.

#### Suitable readers

This book is intended for college/university students, technicians, technologists, engineers, or any other professionals who require a solid foundation in the basics of electronic circuits and devices.

It targets an audience of all sectors in the fields of electronics and computer engineering such as electronics, computer, communications, control and automation, embedded systems, signal processing, power electronics, industrial instrumentation, power systems (including renewable energy), electrical apparatus and machines, nanotechnology, biomedical imaging, information technology, artificial intelligence and more. It is also suitable for non-electronics readers. It provides readers with the necessary foundation for electronic circuits and devices in related fields.

To make this book more reader-friendly, the concepts, new terms, laws/rules, and theorems are explained in an easy-to-understand style. Clear step-by-step procedures for applying methods of electronics theorems make this book easy for readers to learn electronic circuits and devices themselves. This page intentionally left blank

# Acknowledgments

Special thanks to Sarah Lynch, commissioning editor at the Institution of Engineering and Technology (IET). I really appreciate her belief in my ability to write this book and her help and support in publishing it. I also appreciate the support from Olivia Wilkins, assistant editor, Bianca Campbell, books and journals sales manager, Suzanne Bishop, marketing manager, Felicity Hull, marketing executive, Jo Hughes, production controller, and Paul Deards, publisher at IET.

#### Reference

I used *Electronic Devices* – *Conventional Current Version authored by Thomas L. Floyd* as text when I taught an Electronics course at a college in Canada. This *Understandable Electronic Circuits and Devices* – *Key concepts* is based on my teaching notes from this course and text.

This page intentionally left blank

# About the author

Meizhong Wang is a recently retired college instructor, and she has been an instructor at the College of New Caledonia (CNC) in Canada for 31 years. She has lectured in electronics, electric circuits, math, physics, computers, , etc. at CNC and other colleges and universities in Canada and China.

https://bccampus.ca/2021/05/25/bccampus-award-for-excellence-in-open-education-mei-wang/ https://cnc.bc.ca/news/detail/2021/08/04/cnc-instructor-receives-bccampus-award

#### Meizhong is also the author of several books, including:

- Middle School Science Key Concepts, Practice, and Quizzes (The Critical Thinking Co. – U.S., Sept. 2021).
- Key Concepts of Computer (BCcampus Canada, Dec. 2020)
- Key Concepts of Intermediate Level Math (BCcampus Canada, 2018)
- Algebra I & II Key Concepts, Practice, and Quizzes (The Critical Thinking Co. – U.S., 2013).
- Math Made Easy (CNC Press, Canada, 2011, second edition 2013).
- Understandable Electric Circuits (Michael Faraday House of the IET Institution of Engineering and Technology – U.K., 2010, second edition 2018).
- Legends of Four Chinese Sages Coauthor (Lily S.S.C Literary Ltd. Canada, 2007).
- 简明电路基础, Chinese version of Understandable Electric Circuits (The Higher Education Press China, 2005).



This page intentionally left blank

# Introduction

### Why Study Electronic Circuits?

- Electronics has enormously shaped the growth of modern society. It is the great driving force for modern industry and civilization. It dominates the world today and the people in it.
- Our everyday life would be nearly unthinkable without electronics. Electronic devices and gadgets (such as mobile phone, computer, internet, television, home office equipment, home entertainment equipment, home appliances, ...) permeate our daily life to a large extent.
- Electronic professionals work at the forefront of electronic technologies, designing and improving the electronic devices and gadgets we use daily. They innovate to meet society's communication, technology, energy, daily life, etc. needs.
- Electronic engineering has made and continues to make incredible contributions to most aspects of human society a truth that cannot be neglected. Moreover, it may have a bigger impact on human civilization in the future.
- Since the increase in interest and the rise of computer technology, artificial intelligence, quantum computing, robotics, smart and autonomous systems, etc., electronic circuits and devices are playing an important role in the digital age.
- When you start reading this book, perhaps you have already chosen the electronic fields as your professional goal a wise choice! There are lots of career opportunities in this field.
- Experts forecast that the demand for professionals in this field will have a huge demand. This is good news for people who have chosen these areas of study and you will join people at the forefront of technologies and innovations the elite of the world.
- Reading this book or other electronic books is the first step into the electronic world that will introduce you to the foundation of the professions in these areas.

## **Applications of electronics**

- Consumer electronics
  - Office gadgets: computer, internet, home office equipment (scanner/printer, FAX machine), etc.
  - Home electronics: outdoor security camera, smart home, robot vacuum cleaner, smart faucet, home appliances, home entertainment equipment, etc.
  - Audio and video systems: mobile phone, tablet, headphone, TV, micro-phone/loudspeaker, video game console, digital camera, etc.
  - ... ...

#### **Communication devices**

- Infrared devices (remote control, infrared therapy, infrared thermometer, etc.)
- Network card
- Wi-Fi devices
- Fiber-optic communication devices
- Bluetooth devices

It connects short-range devices to communicate with each other without wires.

- Intelligent virtual assistant (IVA)
- It can perform tasks or services for assisting humans in a variety of tasks like customer service (such as IT helpdesk, HR, finance, weather, sports, movies, etc.)
- Popular examples: Google Assistant, Cortana, Siri, Alexa, Nina, etc.
- .....

#### **Industrial electronics**

- Automation and motion control
- Image processing
- Mechatronics and robotics
- Renewable energy applications
- Photo voltaic systems
- Biomechanics
- Motor drive control
- ... ...

#### Automotive

- Engine control unit
- Transmission electronics
- Passive safety
- Driver assistance
- Entertainment systems
- Intelligent vehicle technologies
- Satellite navigation

- ... ...

The vehicle's computer system is made up of electronic control units that are accompanied by many different sensors to control/monitor different areas of the vehicles (engine, transmission, brake system, communication, safety, etc.).

## **Military electronics**

- Missile launching system
- Aircraft system
- Cockpit controller
- Military radar
- Rocket launchers

- ... ...

#### **Medical electronic devices**

- Magnetic resonance imaging (MRI)
- Blood gas analyzer
- Glucose meter (or monitor)
- Heart monitor
- Infrared and digital thermometer
- Respiration monitor
- Electronic brain wave machine
  - A device that measures electrical activity in the brain.
- Pacemaker
   A small electronic device that's implanted in the chest to help regulate the heartbeat.
- Defibrillator
  - It causes electrical shock to heart muscles and brings back the heart to normal working condition.
- ... ...

#### Aerospace

- Integrated flight system
- Communication device
- Adequate navigation
- Power supply
- Thermal considerations
- Fuel conservation
- Safety against vibration and shock
- ... ...

## **Careers in Electronic Engineering**

- Nowadays, electronics engineering technology is developing so rapidly that many career options exist for those who have chosen this field.
- As long as you have gained a solid foundation in electronics, the training that most employers provide in their branches will lead you into a brand new professional career very quickly.
- There are many types of jobs for electronic engineering technology. Only a partial list is as follows:
  - Electronics engineer
  - Control and automation engineer
  - Process and system engineer
  - Instrument engineer
  - Robotics engineer
  - Product engineer
  - Field engineer
  - Reliability engineer
  - Integrated circuits (IC) design engineer

- Computer engineer
- Power electronics engineer
- Electronic engineering professor/lecturer
- System engineer
- Electronic test engineer/technician
- Solar photovoltaic technician
- Designer and technologist
- Electronics technician
- Equipment maintenance technician
- Calibration/lab technician
- Technical writer for electronic products
- Electronics repair
- ... ...
- Electronics technicians, technologists, engineers, and experts will be in demand in the future, so you definitely do not want to miss this good opportunity.

# Chapter 1

# **Basic semiconductor theory**

#### **Chapter outline**

| 1.1  | Fundan | nental semiconductor theory                       | . 1 |
|------|--------|---------------------------------------------------|-----|
|      | 1.1.1  | Basic atomic theory                               | . 1 |
|      |        | N-type and P-type semiconductors                  |     |
|      | 1.1.3  | Depletion layer                                   | .6  |
| 1.2  | Bias   |                                                   | . 7 |
|      | 1.2.1  | Forward and reverse bias                          | . 7 |
|      | 1.2.2  | Reverse breakdown                                 | .9  |
|      | 1.2.3  | <i>I–V</i> characteristic curve of a P–N junction | 11  |
| 1.3  |        | 1                                                 |     |
|      |        | Introduction to diodes                            |     |
|      | 1.3.2  | Ideal diodes                                      | 14  |
|      | 1.3.3  | Real (practical) diodes                           | 16  |
| Sumi |        | ······                                            |     |
|      |        |                                                   |     |
|      |        |                                                   |     |

# 1.1 Fundamental semiconductor theory

# 1.1.1 Basic atomic theory

## **Atomic structure**

• Atom: the smallest particle of matter (or substance) that has the chemical properties of that matter.

It means that an atom of water is still water, an atom of oxygen is still oxygen, etc.

- Atoms are made up of three parts:
  - Proton (p<sup>+</sup>): a positively charged particle (it has a mass = 1 amu).
     Amu: the unit of measurement for atoms or particles.
  - Electron ( $e^{-}$ ): a negatively charged particle (it has a mass  $\approx 0$ ).
  - Neutron (*n*): an uncharged (neutral) particle (it has a mass = 1 amu).
- A neutral atom has an equal number of electrons and protons.
   No. of p<sup>+</sup> = No. of e<sup>-</sup>
- Nucleus (or core): the center core of an atom that contains protons and neutrons.
- Electrons in the shells that orbit the nucleus of an atom like planets orbit the sun.



Figure 1.1 Atoms

## Table 1.1 Particle

| Particle name | Symbol         | Charge     | Mass  | Location |
|---------------|----------------|------------|-------|----------|
| Proton        | $p^+$          | Positive + | 1 amu | Nucleus  |
| Electron      | e <sup>-</sup> | Negative – | 0     | Orbitals |
| Neutron       | n              | Neutral    | 1 amu | Nucleus  |

#### Ion

- Ion: an atom that has gained or lost electron(s). It is an atom in which the number of electrons is different from the number of protons.
  - In a standard neutral atom: No. of electrons = No. of protons
  - In an ion: No. of electrons  $\neq$  No. of protons
- Positive ion: a neutral atom *loses* an electron.
- Negative ion: a neutral atom *gains* an electron.

## Electrons in an atom exist in shells (or energy levels)

- The closer the electron is to the nucleus, the higher the binding energy it has.
- The farther the electron is to the nucleus, the lower the binding energy it has (the easier it is to take away from the atom).

## Bohr diagram (Bohr model)

- The nucleus is at the center and the electrons are located on different shells.
- Valence electrons (or free electrons): the electrons in the outmost shell (or valence shell) of an atom.



Figure 1.2 Bohr diagram – an example

#### **Arrangements of electrons**

- Electrons are located in shells according to rules:
  - The first shell can only hold two electrons.
  - The second shell can hold up to (maximum capacity) eight electrons.
  - The third shell can hold up to 18 electrons.
  - The fourth shell can hold up to 32 electrons.

- .....

The maximum number of electrons in the outmost shell (valence shell) is 8.

Atoms fill up their electron shells from the inside out (1st, 2nd,...).

Example: The element gold (Au):



Figure 1.3 The element gold

• Octet rule: the tendency of atoms to have eight electrons in the valence shell (outmost shell).

Every atom wants to have eight valence electrons in its outermost shell to be most stable.

- Atoms that do not have eight electrons in their outer shell will tend to gain or lose electrons.
- Atoms with more than four valence electrons tend to gain electrons.
- Atoms with less than four valence electrons tend to lose electrons.

#### Example:

- The element oxygen (O): atomic no. = 8

valence electrons = 6

Oxygen tends to gain two electrons in the valence shell.

- The element sodium (Na): atomic no. = 11

valence electrons = 1

Sodium tends to lose one electron.



# 1.1.2 N-type and P-type semiconductors

# Semiconductor

- Conductor: a material that allows electric current or heat to flow easily (most metals are good conductors).
- Insulator: a material that prevents the flow of electric current or heat (most nonmetals are good insulators).
- Semiconductor: a material with electrical conductivity between that of an insulator and a conductor (it is neither a conductor nor an insulator). It is a material that allows some current to flow and is used especially in electronic devices.
- The elements silicon and germanium are semiconductors.
- The elements silicon (Si) and germanium (Ge) have four valence electrons which can be shared with neighboring atoms.



Figure 1.6 Silicon



Figure 1.7 Germanium

# **Electron-hole pair**

- Hole: a hole corresponds to the vacancy created by a free electron in a semiconductor.
  - When an electron breaks away to become free, it leaves a hole in the valence shell creating an electron-hole pair.
  - A hole doesn't carry any charge, but it is given a positive sign (+).
- Electron-hole pair: a missing free electron (–) produces a hole (+).

**Example:** Think of vehicles in a nearly full parking lot:

- A vehicle  $\approx$  a free electron
- A parking lot  $\approx$  a hole

## Intrinsic and extrinsic semiconductor

- Intrinsic (pure) semiconductor: a pure semiconductor material with a number of holes and electrons are equal, they do not conduct current.
  - Intrinsic semiconductor is a predominating semiconductor.
  - The number of free electrons and number of holes in the valence shell are exactly equal.
  - Examples of intrinsic semiconductor: silicon and germanium. They have four valence electrons.
- Extrinsic (impure) semiconductor: a semiconductor material with an added impurity semiconductor.
  - An extrinsic semiconductor is an impure semiconductor formed by adding an impurity to a pure semiconductor.
  - The number of free electrons and number of holes in the valence shell are not equal.

## N-type and P-type semiconductors

- A P-type semiconductor is made by adding trivalent impurity atoms to a pure semiconductor (creating holes). It has more holes than electrons.
  - A trivalent impurity atom has three valence electrons.

Examples of trivalent impurity atoms: gallium (G), aluminium (Al), barium (B), etc.

In P-type semiconductors

{ the majority carriers: holes the minority carriers: free electrons

- An N-type semiconductor is made by adding pentavalent impurity atoms to a pure semiconductor (providing free electrons). It has more free electrons than holes.
  - A pentavalent impurity atom has five valence electrons.

Examples of pentavalent impurity atoms: phosphorus (P), arsenic (As), bismuth (Bi), etc.

- In N-type semiconductors:

the majority carriers: free electrons the minority carriers: holes



Figure 1.8 Aluminium



Figure 1.9 Bismuth

# Doping

- The process of adding impurities to an intrinsic semiconductor to control its conductivity.
- As doping increases (number of impurity increase), the conductivity of a semiconductor also increases.
- Adding impurity in P-type semiconductors increases more holes.
- Adding impurity in N-type semiconductors increases more free electrons.

# 1.1.3. Depletion layer

# P-N junction and depletion layer

- P-N junction: when two semiconductor materials (N-type and P-type) are joined together, a P-N junction is formed between the two regions.
   A P-N junction is the border between N-type and P-type materials.
- Depletion layer: a region adjacent to the P–N junction containing no mobile charge carries.
  - The depletion layer is also called the depletion region, junction region, depletion zone, space charge region, space charge layer, etc.
  - The depletion layer acts like a barrier that opposes the flow of electrons from N-side and holes from P-side.



Figure 1.10 Depletion layer

# The depletion layer is formed by ionization

- When the P–N junction is formed, the free electrons in the N side will diffuse (spread) across the junction, into the P side and holes in the P side will diffuse toward the N side.
  - The N side \_\_\_\_\_\_ Free electrons diffuse into → the P side
  - The N side 
     holes diffuse into
     the P side
- Once an electron enters the P side, it combines with a hole within the P side, thus leaving a positive charge in the N side (+ion) and similarly leaving a negative charge in the P side (- ion).
  - N side: positive charge (+ ion) left.
  - P side: negative charge (- ion) left.



Figure 1.11 Ionization

## A potential barrier created in a P–N junction

- The depletion layer acts as a barrier to the further movement of electrons and holes across the junction.
- The negative ions repel electrons from the N side of the junction.
- The positive ions repel holes from the P side of the junction.

# 1.2 Bias

## 1.2.1 Forward and reverse bias

## **Barrier potential**

- Barrier potential  $(V_{\rm B})$  of a P–N junction: the inherent internal voltage (built-in junction potential) across the depletion layer.
  - Because of the positive and negative ions in the depletion layer, an electric field formed in the depletion layer (it acts as a barrier).
  - Barrier potential is a region in which charges (electrons and holes) are stopped by an obstructive force.
- Barrier potential of a P–N junction depends on the type of semiconductor material and temperature.
  - The typical barrier potential is approximately 0.7 V for silicon and 0.3 V for germanium at 25°C.
  - Silicon (Si):  $V_{\rm B} \approx 0.7 \text{ V}$ , Germanium (Ge):  $V_{\rm B} \approx 0.3 \text{ V}$
- Biasing voltage: a DC voltage applied to a P–N junction to make it either conduct or block current.
  - Although the barrier potential  $(V_{\rm B})$  is an internal potential difference that cannot be measured directly, its effect can be overcome by applying an external voltage a bias voltage.
  - An external energy (or external voltage) required to overcome the barrier (move the charges through the electric field).

## Forward bias

• Forward bias  $(+V_{\text{bias}})$ : when the external voltage is applied across the P–N junction in such a way that allows current pass through a junction.

#### Understandable electronic devices 8

- In a forward bias setup, the positive terminal of the DC power supply is con-• nected to the P side, and negative terminal of battery is connected to the N side.
  - At the N side of the P–N junction: an electron leaves the negative terminal of the DC power supply and enters the N side to fill a hole at the junction.

electrons 
$$\xrightarrow{\text{fill}}$$
 holes

At the P side of the P-N junction: a hole in the positive terminal of the DC power supply combines with an electron on the N side of the junction.



Figure 1.12 Forward bias

## The effect of forward biasing on the depletion layer

- When a forward bias voltage  $(+V_{bias})$  is applied to the P–N junction: electrons on the N side are pushed and entered the depletion region, the positive ion is neutralized, and the width of the region is reduced. Similarly for holes in the P side. Then the P–N junction is in turn on condition, i.e. the depletion layer is diminished.

  - $\begin{array}{l} \quad \mbox{The positive side of } + V_{\rm bias} \mbox{ pushes holes.} \\ \quad \mbox{The negative side of } + V_{\rm bias} \mbox{ pushes electrons.} \end{array}$
- The width of the depletion layer decreases with an increase in the forward bias • voltage (+ $V_{\text{bias}}$ ).

 $+V_{\rm bin}$   $\uparrow \rightarrow$  depletion layer  $\downarrow$ 

The width of the depletion layer increases with a decrease in the forward bias voltage.

 $+V_{\text{bias}} \downarrow \rightarrow \text{depletion layer} \uparrow$ 

When the forward bias voltage  $(+V_{\text{bias}})$  is equal to the barrier potential voltage  $(V_{\rm p})$ , the depletion layer disappeared, the current I will increase greatly.

 $+V_{\text{bias}} = V_{\text{B}} \rightarrow \text{depletion layer disappeared} \rightarrow I \uparrow\uparrow$ 

#### **Reverse bias**

- Reverse bias  $(-V_{\text{bias}})$ : when the external voltage is applied across the P–N junction in such a way that blocks the current through a junction.
- In a reverse bias setup, the negative terminal of the battery is connected to the P side, and the positive terminal of the battery is connected to the N side.
- At the P side of the P–N junction: an electron leaves the negative terminal of the DC power supply enters the P side to fill a hole at the junction, leaving more positive ions.

Electrons  $\xrightarrow{\text{fill}}$  holes

• At the N side of the P–N junction: a hole from the positive terminal of the DC power supply enters the N side to combine with an electron at the junction, leaving more negative ions. The width of the depletion layer is increased.



Figure 1.13 Reverse bias

## 1.2.2 Reverse breakdown

#### The effect of reverse bias on the depletion layer

• The width of the depletion layer decreases with decrease in the reverse bias voltage  $(-V_{\text{bias}})$ .

 $-V_{\text{bias}} \downarrow \rightarrow$  depletion layer  $\downarrow$ 

• The width of the depletion layer increases with increase in the reverse voltage  $(-V_{\text{bias}})$ , and the current would be greatly decreased.

 $-V_{\text{bias}} \uparrow \rightarrow \text{depletion layer} \uparrow \rightarrow I \downarrow \downarrow$ 

## Forward bias vs. reverse bias

• Forward bias: the negative voltage on the N side promotes the diffusion of electrons by decreasing the width of depletion layer (higher current).

#### 10 Understandable electronic devices

Forward bias permits majority carrier current (electrons in N-type material or holes in P-type material) through the P–N junction.

 Reverse bias: the positive voltage on the N side reduces the diffusion of electrons by increasing the width of depletion layer (lower current).
 Reverse bias prevents majority carrier current through the P–N junction.

## Majority carriers and minority carriers

- Majority carriers: electrons in N-type semiconductor and holes in P-type semiconductor.
- Minority carriers: holes in N-type semiconductor and electrons in P-type semiconductor.
- Minority carriers provide the small reverse current.
  - The P-type semiconductor has a few minority electrons.
  - The N-type semiconductor has a few minority holes.
- Reverse bias permits minority carrier current and prevents majority carrier current through the P–N junction.
- Forward bias permits majority carrier current and prevents minority carrier current through the P–N junction.

## **Reverse current (leakage current)**

- Reverse current  $(I_R)$ : a small current in the depletion region because of minority carries (small and can be neglected).
- Reverse current is small and can be neglected because there are few minority carriers in the P–N junction.
  - The negative side of the bias voltage  $(V_{\text{bias}})$  pushes electrons into the depletion region.
  - The positive side of the bias voltage  $(V_{\text{bias}})$  pushes holes into the depletion region and a small reverse (leakage) current result.

## **Reverse breakdown**

• Reverse breakdown: when a reverse bias voltage  $V_{\rm R}$  is increased to the breakdown voltage, reverse current  $I_{\rm R}$  sharply increases and causes a P–N junction to break down (it conducts in the reverse direction).

 $V_{\rm R}\uparrow\uparrow$   $\rightarrow$  P–N junction breaks down  $\rightarrow$   $I_{\rm R}\uparrow\uparrow$ 

• Reverse breakdown voltage ( $V_{\rm BR}$ ): the amount of reverse bias voltage that will make the P–N junction break down and the rapid increase of the current under reverse bias.

# The cause of reverse breakdown

- When reverse bias voltage  $V_{\text{R}}$  is increased, the high reverse bias voltage exerts a force on the minority electrons at the P side of the P–N junction.
- The minority electrons speed through the P side and collide with other neighboring atoms and knock their valence electrons out of the outmost shell.

- More and more valance electrons are freed; they have enough energy to go through the N side rather than combining with holes in the depletion region.
- This causes a large current to flow, and it increases rapidly with an increase in reverse bias voltage. The result is that the P–N junction is destroyed by the heat that is produced.

This is known as avalanche breakdown.

- $V_{\rm R} \uparrow \uparrow \rightarrow$  minority electrons accelerate  $\rightarrow$  collide with neighboring atoms
- $\rightarrow$  knock valence electrons out of outmost shell  $\rightarrow$  numbers multiply
- $\rightarrow$  avalanche  $\rightarrow I_{\mathbb{R}} \uparrow \uparrow \rightarrow$  heat  $\uparrow \uparrow \rightarrow$  P–N junction is damaged

## 1.2.3 I-V characteristic curve of a PN junction

#### *I–V* characteristic curve

- The *I*–*V* characteristic curve of P–N Junction is a graph showing the current flow measured at different given voltages (a nonlinear curve).
- The values of voltage are on the *x*-axis, and the values of current are on the *y*-axis.

The voltage is independent, and the current is dependent on the voltage.



Figure 1.14 I–V curve

#### I-V characteristic curve in forward bias

- When the P–N junction is forward biased, forward current (*I<sub>F</sub>*) increases exponentially with increasing forward bias voltage (*V<sub>F</sub>*).
- When a forward bias voltage  $(V_{\rm F})$  is below the barrier potential  $(V_{\rm B})$ , the forward current  $(I_{\rm F})$  is very close to zero.

$$V_{\rm F} < V_{\rm B}$$
 :  $I_{\rm F} \approx 0$ 

• When the forward voltage equals or exceeds the barrier potential  $(V_{\rm B})$ , the forward current  $(I_{\rm F})$  sharply increases.



Figure 1.15 Forward bias curve

#### The barrier potential for silicon and germanium

• Silicon: the barrier potential is approximately 0.7 V for silicon (Si).

For Si:  $V_{\rm B} \approx 0.7 \text{ V}$ 

• Germanium: the barrier potential is approximately 0.3 V for germanium (Ge).

For Ge:  $V_{\rm B} \approx 0.3$  V

- Most P–N junctions are made of silicon because:
  - less cost (greater abundance).
  - peak inverse voltage of silicon is greater than germanium.
  - withstand excessive heat.
  - has fewer free electrons than germanium at room temperature.

#### *I–V* characteristic curve in reverse bias

- When the P–N junction is reverse biased, reverse current  $(I_R)$  increases exponentially with an increasing reverse bias voltage  $(V_p)$ .
- When a reverse bias voltage  $(V_{\rm R})$  is below the reverse breakdown voltage  $(V_{\rm BR})$ , reverse current  $(I_{\rm R})$  is very close to zero.

$$V_{\rm R} < V_{\rm BR} : I_{\rm R} \approx 0$$

• When the reverse voltage equals or exceeds the reverse breakdown voltage  $(V_{\text{BR}})$ , the reverse current  $(-I_{\text{R}})$  sharply increases.

$$V_{\rm R} \ge V_{\rm BR} : -I_{\rm R} \uparrow \uparrow$$



Figure 1.16 Reverse bias curve

## Temperature effects on the *I*–*V* curve

- An increased temperature of the P–N junction will help to increase the velocity of holes and electrons and thus results in increase in the flow of current. The above phenomenon applies both to forward and reverse current.
- Temperature and current:
  - Forward bias: increase in temperature causes an increase in forwarding current (I<sub>F</sub>).

temperature  $\uparrow \rightarrow I_{\rm F} \uparrow$ 

- Reverse bias: increase in temperature causes an increase in reverse current  $(-I_R)$ .

temperature  $\uparrow \rightarrow -I_{\rm p} \uparrow$ 

# 1.3 Diodes

## 1.3.1 Introduction to diodes

#### The diode

- Diode: a two-terminal semiconductor component (a P–N junction device) that conducts current in only one direction.
- Diode structure: a diode is formed when an N-type and a P-type semiconductor material are joined together.
  - The P side of the P–N junction called the anode (positive terminal):
     P = anode
  - The N side of the P–N junction called the cathode (negative terminal):
     N = cathode



Figure 1.17 Diode

• Diode symbol:



Figure 1.18 Diode symbol

## Forward/reverse bias connection

• Forward bias connection: the positive terminal of the DC power supply is connected to the anode, and the negative terminal is connected to the cathode.



Figure 1.19 Forward bias connection

#### 14 Understandable electronic devices

• Reverse bias connection: the negative terminal of the DC power supply is connected to the anode, and the positive terminal is connected to the cathode.

## **Types of diodes**

- The most common types of diodes are shown in Figure 1.20.
- The cathode of the diode is usually indicated on a real diode by a wide band, a tab, etc.



Figure 1.20 Types of diodes



Figure 1.21 The cathode of the diode

# 1.3.2 Ideal diodes

## **Ideal diodes**

- Ideal diode: a diode that conducts current immediately in forwarding bias and no conduction immediately in reverse bias.
- An ideal diode is a theoretical approximation diode used to solve practical problems.
- An ideal diode functions like an intelligent switch that closes to (on) allow current  $I_{\rm F}$  flow when in the forward bias, when reverse biased, it acts like an open switch (off) to prevent current  $(-I_{\rm R})$  flow.

- An ideal diode  $\approx$  a switch
  - Forward bias (FB)  $\rightarrow$  switch on  $\rightarrow I_{\rm F}$   $\uparrow$
  - Reverse bias (RB)  $\rightarrow$  switch off  $\rightarrow -I_{\rm R} \downarrow \approx 0$



Figure 1.22 An ideal diode

#### Characteristics of the ideal diode

• When forward biased (switch on): the ideal diode has infinite forward current *I*<sub>F</sub>. It implies that it possesses zero resistance and zero voltage.

$$FB \rightarrow switch \text{ on } \rightarrow I_F \uparrow \uparrow \approx \infty \rightarrow R_F \approx 0, V_F = 0 \text{ (closed circuit)} \qquad R \downarrow = \frac{V}{I \uparrow}$$

• When reverse biased (switch off): the ideal diode has zero current. It implies that it possesses infinite resistance and infinite voltage.

$$RB \rightarrow \text{switch off} \rightarrow -I_{R} \downarrow \downarrow \approx 0 \rightarrow R_{R} \approx \infty, V_{F} = \infty \text{ (open circuit)} \qquad I \downarrow = \frac{V}{R \uparrow}$$

$$(a) \qquad (b)$$

Figure 1.23 (a) Switch on (b) Switch off

#### **Open and closed circuits**

- An ideal diode acts as a closed circuit when it is forward biased (the "on" state of the diode).
- An ideal diode acts as an open circuit when it is reverse biased (the "off" state of the diode).



Figure 1.24 Open and closed circuits

# Breakdown voltage and leakage current of the ideal diode

- Breakdown voltage: an ideal diode does not have a reverse breakdown voltage. The ideal diode does not conduct during reverse bias, so has no possibility of breaking down.
- Reverse leakage current: an ideal diode has zero reverse leakage current in reverse bias condition.

The ideal diode does not conduct during reverse bias.

# 1.3.3 Real (practical) diodes

# The real diode

- When forward biased: a real diode still acts as a switch when forward biased, but the voltage required to operate this switch is a forward voltage V<sub>F</sub> barrier potential (Si: V<sub>F</sub> ≈ 0.7 V; Ge: V<sub>F</sub> ≈ 0.3 V). No current will flow until the voltage applied to the diode exceeds its barrier potential threshold voltage (0.7 V for Si and 0.3 V for Ge).
- When reverse biased: a real diode is still considered to be an open switch when
  reverse biased but has a small reverse leakage current.
  Reverse current (*I<sub>R</sub>*): a small current in the depletion region because of minority carries current (it is small and can be neglected).



Figure 1.25 I–V curve of a real diode

# Breakdown voltage and leakage current of the real diode

- Breakdown voltage: a real diode has a reverse breakdown voltage.
- Reverse leakage current: the real diode has a small reverse leakage current in reverse bias condition.

#### Real diodes vs. ideal diodes

- Ideal diode
  - An ideal diode acts like a perfect conductor (short circuit has zero voltage drops across its junction) when it is forward biased.
  - An ideal diode acts like a perfect insulator (open circuit draws no current) when it is reverse biased.
- Real (practical) diode
  - A practical diode cannot act like a perfect conductor and a perfect insulator.
  - There is a small voltage drop (barrier potential) across the diode when it is forward biased and draws a very small leakage current when it is reverse biased.
  - The small leakage current increases with temperature and reverse voltage.

 Table 1.2
 Real diodes vs. ideal diodes

| Real (practical) diode                                                                                           | Ideal diode                                                        |
|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| It cannot act as a perfect conductor/insulator.                                                                  | It acts as a perfect conductor/insulator.                          |
| It has small leakage current when reverse biased.                                                                | It has no leakage current when reverse biased.                     |
| It has low voltage drops across its junction<br>when forward biased (Si $\approx 0.7$ V;<br>Ge $\approx 0.3$ V). | It has zero voltage drops across its junction when forward biased. |
| It can be manufactured.                                                                                          | It cannot be made.                                                 |

# Summary

#### **Atomic structure**

Table 1.3 Particle

| Particle name | Symbol                | Charge     | Mass  | Location |
|---------------|-----------------------|------------|-------|----------|
| Proton        | $p^+$                 | Positive + | 1 amu | Nucleus  |
| Electron      | <i>e</i> <sup>-</sup> | Negative - | 0     | Orbitals |
| Neutron       | n                     | Neutral    | 1 amu | Nucleus  |

#### Ion

- Ion: an atom that has gained or lost electron(s).
- Positive ion: a neutral atom *loses* an electron.
- Negative ion: a neutral atom *gains* an electron.

#### Bohr diagram (Bohr model)

- The nucleus is at the center, and the electrons are located on different shells.
- Valence electrons (or free electrons): the electrons in the outmost shell (or valence shell) of an atom.

### Arrangements of electrons

- Electrons are located in shells according to rules:
  - The first shell can only hold two electrons.
  - The second shell can hold up to (maximum capacity) eight electrons.
  - The third shell can hold up to 18 electrons.
  - The fourth shell can hold up to 32 electrons.

- ... ...

- The maximum number of electrons in the outmost shell (valence shell) is 8.
- Octet rule: the tendency of atoms to have eight electrons in the valence shell (outmost shell).
- Atoms that do not have eight electrons in their outer shell will tend to gain or lose electrons.

# Semiconductor

- Semiconductor: a material with electrical conductivity between that of an insulator and a conductor.
- The elements silicon (Si) and germanium (Ge) are semiconductors and have four valence electrons which can be shared with neighboring atoms.

# **Electron-hole pair**

- Hole (+): a hole corresponds to the vacancy created by a free electron in a semiconductor.
- Electron-hole pair: a missing free electron (–) produces a hole (+).

# Intrinsic and extrinsic semiconductor

- Intrinsic (pure) semiconductor: a pure semiconductor material with a number of holes and electrons are equal, they do not conduct current (such as silicon and germanium).
- Extrinsic (impure) semiconductor: a semiconductor material with an added impurity semiconductor.

# N-type and P-type semiconductors

- P-type semiconductor is made by adding trivalent impurity atoms to a pure semiconductor, It has more holes than electrons.
- N-type semiconductor is made by adding pentavalent impurity atoms to a pure semiconductor. It has more free electrons than holes.
- Doping: the process of adding impurities to an intrinsic semiconductor to control its conductivity.

# P–N junction and depletion layer

- P–N junction: when two semiconductor materials (N-type and P-type) are joined together, a P–N junction is formed between the two regions.
- Depletion layer: a region adjacent to the P–N junction containing no mobile charge carries.

- The depletion layer acts as a barrier to the further movement of electrons and • holes across the junction.
- The negative ions repel electrons from the N side of the junction.
- The positive ions repel holes from the P side of the junction.

# **Barrier** potential

Barrier potential ( $V_{\rm p}$ ) of a P–N junction: the inherent internal voltage across the depletion layer.

> Silicon (Si):  $V_{\rm B} \approx 0.7 \text{ V}$ Germanium (Ge):  $V_{\rm B} \approx 0.3 \text{ V}$

Biasing voltage: a DC voltage applied to a P-N junction to make it either conduct or block current

# **Forward bias**

- Forward bias  $(+V_{\text{bias}})$ : when the external voltage is applied across the P–N junction in such a way that allows current pass through a junction.
- In a forward bias setup, the positive terminal of the DC power supply is con-• nected to the P side, and negative terminal of battery is connected to the N side.
- $+V_{\rm bias}$   $\uparrow \rightarrow$  depletion layer  $\downarrow$
- $+V_{\text{bias}} \downarrow \rightarrow$  depletion layer  $\uparrow$ •
- $+V_{\text{bias}} = V_{\text{B}} \rightarrow \text{depletion layer disappeared} \rightarrow I \uparrow \uparrow$

# **Reverse bias**

- Reverse bias  $(-V_{\text{bias}})$ : when the external voltage is applied across the P–N junc-• tion in such a way that blocks the current through a junction.
- In a reverse bias setup, the negative terminal of the battery is connected to the P side, and the positive terminal of the battery is connected to the N side.
- $\begin{array}{c} -V_{\text{bias}} \downarrow \to \text{depletion layer} \downarrow \\ -V_{\text{bias}} \uparrow \to \text{depletion layer} \uparrow \to I \downarrow \downarrow \end{array}$

# Majority carriers and minority carriers

- Majority carriers: electrons in N-type semiconductor and holes in P-type • semiconductor.
- Minority carriers: holes in N-type semiconductor and electrons in P-type • semiconductor.
- Minority carriers provide the small reverse current.
- Reverse bias permits minority carrier current and prevents majority carrier current through the P–N junction.
- Forward bias permits majority carrier current and prevents minority carrier cur-• rent through the P–N junction.

# **Reverse current (leakage current)**

- Reverse current  $(I_{p})$ : a small current in the depletion region because of minority • carries.
- Reverse current is small and can be neglected. •

### **Reverse breakdown**

Reverse breakdown:

 $V_{\rm R}\uparrow \rightarrow P-N$  junction breaks down  $\rightarrow I_{\rm R}\uparrow\uparrow$ 

• Reverse breakdown voltage  $(V_{\rm BR})$ : the amount of reverse bias voltage that will make the P–N junction break down and the rapid increase of the current under reverse bias.

### *I–V* characteristic curve

• The *I*-*V* characteristic curve of P-N Junction:



Figure 1.26 I–V curve

# *I–V* characteristic curve in forward bias

- When  $V_{\rm F} < V_{\rm B} : I_{\rm F} \approx 0$
- When  $V_{\rm F} \ge V_{\rm B} : I_{\rm F} \uparrow \uparrow$

# *I–V* characteristic curve in reverse bias

- When  $V_{\rm R} < V_{\rm BR} : I_{\rm R} \approx 0$
- When  $V_{\rm R} \ge V_{\rm BR} : -I_{\rm R} \uparrow \uparrow$

# Temperature effects on the *I*–*V* curve

- Forward bias: temperature  $\uparrow \rightarrow I_{\rm F} \uparrow$
- Reverse bias: temperature  $\uparrow \rightarrow -I_{\rm R} \uparrow$

# The diode

- Diode: a two-terminal semiconductor component (a P–N junction device) that conducts current in only one direction.
- Diode symbol:



Figure 1.27 Diode symbol

| Real (practical) diode                                                                                        | Ideal diode                                                        |
|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| It cannot act as a perfect conductor/insulator.                                                               | It acts as a perfect conductor/insulator.                          |
| It has small leakage current when reverse biased.                                                             | It has no leakage current when reverse biased.                     |
| It has low voltage drops across its junction<br>when forward biased (Si $\approx 0.7$ V; Ge $\approx 0.3$ V). | It has zero voltage drops across its junction when forward biased. |
| It can be manufactured.                                                                                       | It cannot be made.                                                 |

### Table 1.4 Real diodes vs. ideal diodes

# Self-test

- **1.1 1.** A ( ) is a positively charged particle.
  - **2.** In an ion: No. of electrons  $\neq$  No. of ( )
  - **3.** Atoms that do not have ( ) electrons in their outer shell will tend to gain or lose electron(s).
  - 4. The third shell can hold up to ( ) electrons.
  - 5. The elements silicon and germanium have ( ) valence electrons which can be shared with neighboring atoms.
  - 6. An N-type semiconductor is made by adding pentavalent impurity atoms to a pure ( ). It has more free electrons than holes.
  - 7. The barrier potential of a P–N junction is the inherent internal voltage across the ( ) layer.
- **1.2 8.** The biasing voltage is a ( ) voltage applied to a P–N junction to make it either conduct or block current.
  - **9.** The width of the layer decreases with an ( ) in the forward bias voltage.
  - **10.** In a ( ) bias setup, the positive terminal of the DC power supply is connected to the P side, and negative terminal of battery is connected to the N side.
  - **11.** The barrier potential is approximately ( ) V for germanium.
  - 12. Increase in temperature causes an ( ) in reverse current  $I_{\rm R}$ .
- **1.3 13.** The N side of the P–N junction is called the ( ).
  - 14. Reverse bias connection: the negative terminal of the DC power supply is connected to the anode, and the positive terminal is connected to the ( ).
  - **15.** The ( ) of the diode is usually indicated on a real diode by a wide band, a tab, etc.
  - **16.** An ideal diode acts as an open circuit when it is ( ) biased.
  - 17. There is a small voltage drop (barrier potential) across the diode when it is( ) biased.

This page intentionally left blank

# Chapter 2

# Types of diodes and their applications

# **Chapter outline**

| 2.1   | Zener d | liode and its applications                     | .23  |
|-------|---------|------------------------------------------------|------|
|       | 2.1.1   | Diodes classification                          | .23  |
|       | 2.1.2   | Zener diodes                                   | .26  |
|       | 2.1.3   | Zener diode as a voltage shifter and a clipper | . 29 |
|       |         | Zener diode as a voltage regulator             |      |
| 2.2   | Special | types of diodes                                | .35  |
|       | 2.2.1   | Varicap diode                                  | .35  |
|       | 2.2.2   | Light-emitting diode (LED)                     | . 36 |
|       | 2.2.3   | Photodiode                                     | . 39 |
|       | 2.2.4   | Schottky diode                                 | .41  |
| Sum   | mary    | -                                              | .43  |
| Self- | test    |                                                | .47  |
|       |         |                                                |      |

# 2.1 Zener diode and its applications

# 2.1.1 Diodes classification

# **Types of diodes**

- Recall diode: a two-terminal semiconductor component (a P–N junction device) that conducts current in only one direction.
- Types of diodes: there are different types of diodes that are available for use in electronics. Diodes are classified according to their characteristics. Following are some of the types of diodes:
  - Zener diode
  - Light-emitting diode (LED)
  - Photodiode
  - Varicap (varactor) diode
  - Laser diode
  - Schottky diode
  - Gunn diode
  - PIN diode
  - BARITT diode
  - Tunnel diode

- ...

### 24 Understandable electronic devices

### **Overview of different types of diodes**

Zener diode: a diode designed in such a way that it can work in the reverse breakdown region (a highly doped diode).



Figure 2.1 (a) Zener diode symbol Figure 2.1 (b) A Zener diode



LED: a diode that emits visible light when current passes through it. It operates . in forwarding bias condition.



Figure 2.2 LED

Photodiode: a light-sensitive diode that conducts current when a certain amount of light falls on it. It operates in reverse bias condition.



Figure 2.3 Photodiode

Varicap diode (varactor diode): a diode whose internal capacitance varies with • the variation of the reverse voltage. (It acts as a variable capacitor for giving the preferred capacitance changes.)



Figure 2.4 Varicap diode

Laser diode (injection laser or diode laser): a diode that generates laser light • (coherent light) of high intensity. Coherent light: a beam of photons that have the same frequency and phase (laser beam is coherent).



Figure 2.5 Laser diode

Schottky diode (Schottky barrier diode): a diode that has a very fast switching • time and a low forward voltage drop.



Figure 2.6 Schottky diode

• BARITT diode (barrier injected transit-time diode): a high-frequency diode used for generating microwave signals. It uses thermionic emission (minority carrier injection from forward-biased (FB) junctions) rather than avalanche multiplication.

The BARITT diode consists of two back-to-back diodes.



• Gunn diode: a high-frequency semiconductor component used for generating microwave signals. It has two terminals and formed by only N-type material (not a diode in the form of a P–N junction).





Figure 2.8 (a) Gunn diode Figure 2

*Figure 2.8 (b) Gunn diode symbol* 

• PIN diode: a special diode that has a layer of intrinsic semiconductor (no doping) that is sandwiched between a P-and an N-type semiconductor material.



Figure 2.9 PIN diode

• Tunnel diode: a heavily doped diode that exhibits negative resistance, meaning the current decreases as the voltage increases. It works on the principle of the tunneling effect.

Tunneling effect: the ability of electrons to pass a barrier even though usually shouldn't be able to pass.







Figure 2.10 (b) Tunnel diode symbol

# 2.1.2 Zener diodes

### Introduction to Zener diode

- Zener diode: a diode designed in such a way that it can work in the reverse break down region (a highly doped diode).
   Clarence Melvin Zener (1905–1993): an American physicist who discovered the Zener effect (a breakdown occurs in a reverse-biased P–N junction).
- Normal diode vs. Zener diode:
  - Normal diodes cannot operate in the reverse breakdown region, the diode would be destroyed if the reverse voltage  $V_{\rm R}$  equals or exceeds the reverse breakdown voltage  $V_{\rm BR}$  (the reverse current  $I_{\rm R}$  will be sharply increased).  $V_{\rm R} \ge V_{\rm BR} \rightarrow I_{\rm R} \uparrow \uparrow$
  - Zener diode is designed to work in the reverse breakdown region without damage it.
- The symbol of the Zener diode:
  - The symbol for a regular diode has a straight line representing the cathode.
  - The symbol for a Zener diode has a bent line that represents the  $-\square$   $\square$   $\square$

### The reverse bias of a Zener diode

• The reverse bias of a Zener diode: the negative terminal of the power supply is connected to the anode of the Zener diode, and the positive terminal is connected to the cathode.



Figure 2.11 Zener diode circuit

• When the Zener voltage  $V_z$  is exceeded and the Zener diode is operating in the Zener region, the voltage across the Zener diode stays constant even with the changing current.

In the Zener region:  $I_{\rm R} \rightarrow \overrightarrow{V}_z$ 

# The Zener breakdown

• The avalanche breakdown occurs because of the ionization of free electrons and hole pairs.

 $V_{\rm R} \uparrow \uparrow \longrightarrow$  minority electrons accelerate  $\longrightarrow$  collide with neighboring atoms  $\longrightarrow$  knock valence electrons out of outermost shell  $\longrightarrow$ numbers multiply  $\longrightarrow$  avalanche  $\longrightarrow$   $I_{\rm R} \uparrow \uparrow$ 

- The Zener breakdown occurs because of the heavy doping in the P–N junction. Recall doping: the process of adding impurities to an intrinsic semiconductor to control its conductivity.
  - A heavily doped P–N junction diode has a much narrower depletion layer.

Heavy doping  $\rightarrow$  narrow depletion layer  $\rightarrow I_{\rm p} \uparrow \uparrow$ 

 As a result, it takes little reverse bias voltage to cause the diode to go into breakdown.

### Zener voltage

- Zener voltage  $(V_z)$ : the amount of reverse bias voltage that will make the P–N junction break down and allow the Zener diode to conduct in the reverse direction.
- Zener breakdown occurs with low Zener voltage  $V_z$  ratings ( $V_z < 5$ V).
- Avalanche breakdown occurs at a higher value of Zener voltage  $V_z$  than does Zener breakdown ( $V_z > 5$ V).

### **Breakdown characteristics**

• The Zener knee current  $(I_{ZK})$  or minimum current  $(I_{Z(min)})$  is the turning point (knee point) of the Zener diode into a breakdown. It is the minimum reverse current required to maintain constant breakdown voltage.

 $I_{\rm Z}$  must >  $I_{\rm ZK}$  (or  $I_{\rm Z(min)}$ )

At the knee point, the breakdown effect begins.



Figure 2.12 Zener diode circuit

- Maximum Zener current  $(I_{Z(Max)})$ : the maximum allowable amount of current that can pass through the Zener diode without damaging it.
- Zener test current  $(I_{ZT})$ : the current value to ensure good Zener voltage  $V_Z$  regulation.  $V_Z$  is determined at this current level.

# Zener regulation

Zener diodes are mainly used as a voltage regulator to produce a stable output voltage.

• The Zener voltage  $V_Z$  is approximately the constant when current  $I_Z$  is between the maximum Zener current  $I_{ZM}$  and the Zener knee current  $I_{ZK}$ .

### 28 Understandable electronic devices

 $I_{\rm ZK} \leq I_{\rm Z} \leq I_{\rm ZM} \rightarrow V_{\rm Z} \approx \text{constant}$ 

• The Zener diode continues to regulate the voltage until  $I_z$  reaches the Zener knee current  $I_{ZK}$  (or  $I_{Z(min)}$ ). If  $I_z < I_{Zk} \rightarrow$  out of regulation.

### Equivalent circuit for Zener diode

- Zener equivalent circuit: a Zener diode acts like a battery in the breakdown region.
- Equivalent circuit of an ideal Zener diode: an ideal Zener diode can be replaced by a voltage source.
- Equivalent circuit of a practical Zener diode: an actual Zener diode can be replaced by a voltage source in series with a resistor.



Figure 2.13 (a) Ideal Zener diode Figure 2.13 (b) Practical Zener diode

• Zener impedance: the equivalent series impedance of a practical Zener diode.

$$Z_{\rm Z} = \frac{\Delta V_{\rm Z}}{\Delta I_{\rm Z}} = \frac{\Delta V_{\rm Z}}{I_{\rm ZT} - I_{\rm Zk}} \qquad I_{\rm ZT} - \text{Zener test current; } I_{\rm Zk} - \text{Zener knee current}$$

- $-\Delta V_{z}$ : a small change of Zener voltage.
- $-\Delta I_z^2$ : a small change of Zener current.

**Example**: Determine the Zener impedance of a practical Zener diode if the Zener voltage changes from 35 mV to 90 mV, and the Zener current changes from 9 mA  $(I_{ZK})$  to 14 mA  $(I_{ZT})$ .

$$Z_{\rm Z} = \frac{\Delta V_{\rm Z}}{I_{\rm ZT} - I_{\rm Zk}} = \frac{(90 - 35)\,\rm{mV}}{(14 - 9)\,\rm{mA}} = \frac{55\,\rm{mV}}{5\,\rm{mA}} = 11\,\Omega$$

**Example**: A Zener diode has a resistor of 6  $\Omega$ . Determine the voltage across the Zener diode (Zener terminals) when the current is 18 mA and the voltage  $V_z$  is 9 V.

$$V = 9 V + (18 mA) (6 Ω)$$
  
= 9 V + 108 mV Milli: 10<sup>-3</sup>  
≈ 117 V



Figure 2.14 Practical Zener diode – an example

# 2.1.3 Zener diode as a voltage shifter and a clipper

### Main applications of Zener diodes:

- Voltage regulator
- Clipper
- Voltage shifter
- ...

### **Overview of different applications of Zener diodes**

- Voltage shifter (level shifter): a circuit used to convert voltage from one level to another (allowing different voltage requirements).
- Clipper (Zener limiter): a circuit that can clip, limit, or cut off an input waveform to prevent the output waveform beyond a determined value.
- Voltage regulator: a circuit is used to regulate the output voltage level into a lower, fixed level that remains constant for any changes in load or input voltage.

### Zener diode as a voltage shifter

- Voltage shifter (level shifter): a circuit used to convert voltage from one level to another.
- A Zener diode with a resistor can act as a voltage shifter. It has the ability to maintain a lower steady output voltage to the Zener diode's breakdown voltage.

**Example**: A typical Zener voltage shifter circuit (from 5 V to 3.3 V voltage level-shifting).

- Use a Zener diode that has a breakdown voltage of 3.3 V.
- If the input voltage  $V_{in}$  for the circuit is 5 V, then the output voltage  $V_{out}$  for this circuit will be 3.3 V.

$$V_{in} = 5 \text{ V}$$
  
 $V_{out} \approx 3.3 \text{ V} (\text{Zener breakdown voltage})$ 



Figure 2.15 Zener voltage shifter circuit

### Zener diode as a clipper (Zener limiter)

- Introduction to the clipper
  - Clipper (Zener limiter): a circuit that can clip, limit, or cut off an input waveform to prevent the output waveform beyond a determined value.
  - A clipper is the circuit that can limit positive or negative (or both) amplitude of the input waveform to the desired output level.
  - A single Zener diode can limit one side of a sinusoidal waveform to the Zener voltage while clamping the other side to near zero (0.7 V for silicon or 0.3 V for germanium).
  - With two Zener diodes in series (facing each other), the output waveform can be limited to the Zener voltage on both polarities.
     Waveform clippers can also be used to prevent voltage spikes from affecting circuits that are connected to the power supply.
- Three ways to limit waveform
  - Positive limiter: the positive peak of input sinusoidal voltage will be limited to the selected output Zener voltage.



Figure 2.16 Positive limiter

(+) cycle: the output voltage  $V_{\text{out}}$  equals the Zener voltage  $V_{z}$ .

 $V_{\rm out} = V_{\rm Z}$ 

(-) cycle: the Zener diode acts as an FB diode and the output voltage

 $V_{out}$  is -0.7 V for silicon and -0.3 V for germanium.

 $V_{out} = -0.7 \text{ V} (\text{Si}) \text{ or } V_{out} = -0.3 \text{ V} (\text{Ge})$  Zener diode = FB diode

- Negative limiter: the negative peak of input sinusoidal voltage will be limited.



Figure 2.17 Negative limiter

(+) cycle: the output voltage  $V_{out}$  is 0.7 V for silicon and 0.3 V for germanium.

 $V_{out} = 0.7 \text{ V} (\text{Si}) \text{ or } V_{out} = 0.3 \text{ V} (\text{Ge})$  Zener diode = FB diode

(-) cycle: the output voltage  $V_{out}$  equals the negative Zener voltage  $(-V_z)$ .

$$V_{\text{out}} = -V_{Z}$$

Back-to-back Zener limiter: with two opposing Zener diodes, the input sinusoidal waveform can be clipped to the Zener voltage on both polarities.



Figure 2.18 Back-to-back Zener limiter

### (+) cycle:

- Zener diode  $D_1$ :  $V_{out1} = 0.7V$  (Si) or  $V_{out1} = 0.3V$  (Ge) Zener diode = FB diode
- Zener diode  $D_2$ : the output voltage  $V_{out}$  equals the Zener voltage  $V_2$ .

$$V_{\text{out2}} = V_{Z2}$$

- Total output voltage:  $V_{out} = V_z + 0.7 \text{ V}$  (Si) or  $V_{out} = V_z + 0.3 \text{ V}$  (Ge)
- (-) cycle:
  - Zener diode  $D_1$ :  $V_{out1} = -0.7 V$  (Si) or  $V_{out1} = -0.3 V$ Zener diode = FB diode
  - Zener diode  $D_2$ : the output voltage  $V_{out}$  equals the negative Zener voltage  $V_Z$ .

$$V_{\text{out2}} = -V_{Z2}$$

• Total output voltage:  $V_{\text{out}} = -V_{z} + (-0.7 \text{ V}) = -V_{z} - 0.7 \text{ V} (\text{Si})$ 

$$V_{\text{out}} = -V_{Z} + (-0.3 \text{ V}) = -V_{Z} - 0.3 \text{ V} \text{ (Ge)}$$

# 2.1.4 Zener diode as a voltage regulator

### Introduction to voltage regulator

- Voltage regulator: a device designed to automatically maintain a stable output voltage despite variations in the input signal or load.
- Zener diodes are widely used as voltage regulators because of their reverse bias characteristics. In the reverse breakdown region, the voltage across the Zener diode  $(V_z)$  is close to constant over a wide range of currents.
- Zener voltage regulator circuit: Because of the low impedance of the Zener diode, a resistor *R* is used to limit the current through the circuit.



Figure 2.19 Voltage regulator

#### Line regulation

- Line regulation: the ability of a voltage regulator to maintain the output voltage  $V_{\text{out}}$  level with a varying input voltage  $V_{\text{in}}$ .
- If the input voltage varies, the current in the circuit will change, consequently the voltage across the resistor will change, but the constant Zener diode voltage will maintain the output voltage  $V_{out}$  at a constant level.

$$V_{\rm in} \rightarrow I \rightarrow I R \rightarrow \overrightarrow{V}_Z = \overrightarrow{V}_{out}$$

- If the input voltage increases:  $V_{in} \uparrow \rightarrow I \uparrow \rightarrow I \uparrow R \rightarrow \overrightarrow{V_Z} = \overrightarrow{V_{out}}$
- If the input voltage decreases:  $V_{in} \downarrow \rightarrow I \downarrow \rightarrow I \downarrow R \rightarrow \overrightarrow{V_Z} = \overrightarrow{V_{out}}$

**Example:** A voltage regulator in Figure 2.19 with a 5.6 V Zener diode at a Zener knee current ( $I_{ZK}$ ) of 1 mA, Zener maximum current ( $I_{Zm}$ ) of 162 mA, Zener test current ( $I_{ZT}$ ) of 45 mA, Zener impedance of 5  $\Omega$ , and resistor *R* of 80  $\Omega$ . Determine the input voltages range (the minimum and maximum voltage) for the circuit that can be regulated.

- Given:  $V_z = 5.6$  V,  $I_{zK} = 1$  mA,  $I_{zm} = 162$  mA,  $I_{zT} = 45$  mA,  $Z_z = 5 \Omega$ , and  $R = 80 \Omega$
- Find  $V_{\text{in (min)}}$ :  $V_{\text{in (min)}} = I_{ZK}R + V_{\text{out}}$

$$V_{\text{in (max)}}$$
:  $V_{\text{in (max)}} = I_{\text{ZM}}R + V_{\text{out}}$ 

 $I_{ZK}$  – the Zener knee current (minimum reverse current)

 $I_{\rm ZM}$  – the maximum Zener current

 $V_{in (min)}$  and  $V_{in (max)}$  – the minimum and maximum input voltage

#### Solution:

$$V_{\text{out}} = V_z - \Delta V_z$$
  

$$\Delta V_z = (I_{zT} - I_{ZK}) Z_z, \quad Z_z = \frac{\Delta V_z}{I_{ZT} - I_{ZK}}, \qquad \Delta V_z - \text{a small change of Zener voltage}$$
  

$$V_{\text{out}} = V_z - \Delta V_z = V_z - (I_{ZT} - I_{ZK}) Z_z$$
  

$$= 5.6 \text{ V} - (45 \text{ mA} - 1 \text{ mA}) (5 \Omega)$$
  

$$= 5.6 \text{ V} - 220 \text{ mV} = 5.600 \text{ mV} - 220 \text{ mV} = 5.380 \text{ mV}$$

$$V_{\text{in (min)}} = I_{ZK}R + V_{\text{out}} = (1 \text{ mA}) (80 \Omega) + 5,380 \text{ mV} = 5,460 \text{ mV} = 5.46 \text{ V}$$

Milli: 10<sup>-3</sup>

 $V_{in (max)} = I_{Zm}R + V_{out} = (162 \text{ mA}) (80 \Omega) + 5,380 \text{ mV} = 18,340 \text{ mV} = 18.34 \text{ V}$ 

#### Load regulation

- Load regulation: the ability of a voltage regulator to maintain the output voltage *V*<sub>out</sub> level with a varying load.
- If the load resistor varies, the load current will change, consequently the current in the Zener diode branch will change, but the steady Zener diode voltage will maintain the output voltage  $V_{out}$  at a constant level.

$$\mathcal{R}_{L} \to \mathcal{I}_{L} \to \mathcal{I}_{Z} \to \overrightarrow{V}_{Z} = \overrightarrow{V}_{ou}$$

- If the load resistance increases:  $R_{\rm L} \uparrow \rightarrow I_{\rm L} \downarrow \rightarrow I_{\rm Z} \uparrow \rightarrow \overrightarrow{V_{\rm Z}} = \overrightarrow{V_{\rm out}}$ 

- If the load resistance decreases:  $R_{\rm L} \downarrow \rightarrow I_{\rm L} \uparrow \rightarrow I_{\rm Z} \downarrow \rightarrow \overrightarrow{V_{\rm Z}} = \overrightarrow{V_{\rm out}}$ 



Figure 2.20 Load regulation

**Example:** The voltage regulator in Figure 2.20 with a 9.1 V Zener diode at a Zener knee current  $(I_{ZK})$  of 0.5 mA. The resistor *R* is 100  $\Omega$ , and the supply voltage  $(V_{in})$  is 20 V.

- a) Determine the maximum current for the circuit that can be regulated.
- **b)** Determine the minimum value of load resistance for the circuit that can be regulated.
  - Given:
    - $V_{\rm z} = 9.1 \text{ V}, I_{\rm zK} = 0.5 \text{ mA}, R = 100 \Omega$ , and  $V_{\rm in} = 20 \text{ V}.$
  - Find:  $I_{L(max)}$  and  $R_{L(min)}$ .

#### Solution:

a) 
$$-I_{L(max)} = I_T - I_{ZK}$$
  
 $-I_T = \frac{V_{in} - V_Z}{R} = \frac{20 \text{ V} - 9.1 \text{ V}}{100 \Omega} \approx 0.109 \text{ A} = 109 \text{ mA}$  Milli: 10<sup>-3</sup>  
 $-I_{L(max)} = I_T - I_{ZK} = 109 \text{ mA} - 0.5 \text{ mA} = 108.5 \text{ mA} \approx 0.11 \text{ A}$   
 $I_{ZK}$  - the Zener knee current (minimum reverse current)

**b)** 
$$R_{\text{L(min)}} = \frac{V_Z}{I_{\text{L(max)}}} = \frac{9.1 \text{ V}}{0.11 \text{ A}} \approx 82.7 \Omega$$

 $R_{\rm r}$  cannot less than 82.7  $\Omega$ , otherwise the circuit will loss of voltage regulation.

### **Percent regulation**

- Percent regulation can be used to specify the performance of a voltage regulator. It can be in terms of line regulation or load regulation.
- Percent line regulation is expressed as a percent of a small change in the output voltage over a small change in the input voltage.

Percent line regulation = 
$$\left(\frac{\Delta V_{\text{output}}}{\Delta V_{\text{input}}}\right) 100\%$$

• Percent load regulation is not a fixed number but rather presented as a percentage in response to changes at the output. It means over the permissible load range (from minimum or no load to full load) the regulation can change.

Percent load regulation = 
$$\left(\frac{V_{\text{No load}} - V_{\text{Full load}}}{V_{\text{Full load}}}\right) 100\%$$

- $-V_{No load}$ : percent voltage with no load (or minimum load).
- $-V_{\text{Full load}}$ : percent voltage with full load.

- Given:  $V_{...} = 12 \text{ V}$ .  $V_{-...} = 11.5 \text{ V}$ 

**Example:** Determine the percent voltage regulation if a voltage regulator with percent voltage with no load 12 V and percent voltage with full load 11.5 V.

- Find: 
$$\left(\frac{V_{\text{No load}} - V_{\text{Full load}}}{V_{\text{Full load}}}\right) 100\%$$

- Solution: percent voltage regulation = 
$$\left(\frac{V_{\text{No load}} - V_{\text{Full load}}}{V_{\text{Full load}}}\right) 100\%$$
  
=  $\frac{12 \text{ V} - 11.5 \text{ V}}{11.5 \text{ V}} 100\% \approx 4.35\%$ 

The smaller % regulation, the better.

# 2.2 Special types of diodes

# 2.2.1 Varicap diode

# Introduction to varicap diode

- Varicap diode (varactor diode): a specially designed diode whose junction capacitance varies with the variation of the reverse bias voltage  $(V_{\rm R})$ .
  - It acts as a variable capacitor for giving the preferred capacitance changes.
  - The junction capacitance can be changed by changing the reverse voltage.



• Symbol of a varicap diode: a varactor diode uses a symbol that combines both diode and capacitor.



Figure 2.21 Varicap diode

• Equivalent circuit of a varicap diode  $\approx$  a variable capacitor

# Capacitor

• A capacitor consists of two conductive metal plates separated by an insulating material (the dielectric).



Figure 2.22 A capacitor

- Factors affecting capacitance (C):
  - the area of plates (A)
  - the distance between the two plates (*d*)
  - the dielectric constant (k)

Different dielectric materials have different dielectric constants (k).

• The capacitance (C) of the capacitor is dependent upon the area (A) of the plates

and the distance (d) between them.  $C = 8.85 \times 10^{-12} \frac{kA}{d}$  $A \rightarrow C$  $d \rightarrow C$ 



Figure 2.23 Capacitance

# Depletion layer and reverse bias voltage

• As with any diode, a varactor diode is formed when N-type and P-type semiconductor materials are joined together. If the reverse voltage is changed so does the size of the depletion layer.

Depletion layer: a region adjacent to the P-N junction containing no mobile charge carries.

- The width of the depletion layer decreases on decreasing the reverse-biased voltage.
- The width of the depletion layer increases on increasing the reverse-biased voltage.
- The varactor diode behaves as a capacitor (insulating depletion layer acting as a dielectric). The N-type and the P-type regions can be considered to be the two metal plates.

# The C-V characteristics of varicap diode

- By changing the reverse bias voltage on the varicap diode will change the capacitance.
- The capacitance decreases with the increase in reverse-biased voltage  $(V_{\rm R})$  and vice versa.

 $V_{\rm R} \rightarrow$  depletion layer  $\rightarrow$  capacitance

# Varicap diodes vs. variable capacitors

- The smaller size and lightweight.
- Low noise (operate in reverse bias voltage).
- Reliable (a solid-state component less sensitive to the environment).
- The ability to get different values of capacitances just by changing the voltage applied.

# **Applications of varicap diodes**

- Turning circuit (the tuner in radio receivers).
- Parametric amplifier (varying circuit parameters).
- Frequency/phase modulators: varying the frequency/phase of the signal.
- Voltage-controlled oscillator (the input voltage controls the frequency of oscillations), etc.

# 2.2.2 Light-emitting diode

# Introduction to LED

- LED: a diode that emits light when current passes through it in the forward bias condition.
- The symbol of LED:



Figure 2.24 Light-emitting diode

- Silicon and germanium are not used in LED
  - Silicon and germanium are common materials used to make normal P–N junction diodes.
  - Silicon or germanium is very poor at transmitting light. Instead, they release energy in the form of heat.

### Gallium arsenide (GaAs)

• The semiconductor materials used in LED: gallium arsenide (GaAs), gallium arsenide **phosphide** (GaAsP), gallium phosphide (GaP), etc. (They are light-emitting materials.)



Figure 2.25 Infrared light

• GaAs emits infrared light that is invisible. Infrared LED can be used in remote controllers for televisions and other household electronics.

# Gallium arsenide phosphide (GaAsP) and gallium phosphide (GaP)

- The light-emitting semiconductor material determines the LED's color.
- LEDs produce different colors by using different semiconductor materials which produce photons at different wavelengths or frequencies. The visible colors from shortest to longest wavelength or longest to shortest frequency are a

rainbow of colors: red, orange, yellow, green, blue, indigo, and violet. Red light has a lower frequency (f) and longer wavelength ( $\lambda$ ).



Figure 2.26 Visible colors

- GaAsP emits red or yellow light at different wavelengths.
- GaP emits red, yellow, and green lights at different wavelengths.

| Material  | Produced energy/light            |
|-----------|----------------------------------|
| Si and Ge | Heat                             |
| GaAs      | Infrared light (invisible light) |
| GaAsP     | Red or yellow lights             |
| GaP       | Red, yellow, and green lights    |

Table 2.1 Semiconductor materials

### LED vs. diode

• LED - when a LED is forward biased, energy is released in the form of light.

Inverse current  $I_{\rm F} \uparrow \rightarrow \text{light} \uparrow \rightarrow \text{glowing}$ 

• Diode – when a diode is forward biased, energy is released in the form of heat energy. It conducts current in one direction.

Inverse current  $I_{\rm F} \uparrow \rightarrow$  heat  $\uparrow$  (not glowing)

- LEDs have higher forward voltage  $V_{\rm F}$  and lower reverse breakdown voltage  $V_{\rm BR}$ .
- Use a current-limiting resistor for LED: usually it will have a resistor (R) in series with an LED to control the amount of current through the LED.

$$R = \frac{V_p - V_F}{I_F}$$

where  $V_p$  is the peak voltage of the power sauce,  $V_F$  is the LED's minimum required forward voltage, and  $I_F$  is the forward current.



Figure 2.27 An LED circuit

| Table 2 | 2.2 L | ED v | s. dio | de |
|---------|-------|------|--------|----|
|         |       |      |        |    |

|                                        | Diode                     | LED                        |
|----------------------------------------|---------------------------|----------------------------|
| Symbol                                 |                           | -K-                        |
| Energy                                 | Converts energy into heat | Converts energy into light |
| Material                               | Silicon and germanium     | GaAs, GaAsP, GaP, etc.     |
| Reverse breakdown voltage $V_{\rm BR}$ | Higher                    | Lower                      |
| Forward voltage $V_{\rm F}$            | Lower                     | Higher                     |

# **LED** applications

- Traffic signals
- Camera flashes
- Medical devices
- Seven-segment display (for digital clock, etc.): 0–9
- Multisegment displays: A, B, C, ..., Z
- Christmas lights
- Horticultural grow lights
- Automotive headlamps
- Aviation lighting
- Virtual sky, etc.



Seven-segment display



Figure 2.29 Aviation lighting (Luxair Boeing 737-700)



Figure 2.30 Automotive headlamps

# 2.2.3 Photodiode

# Introduction to photodiode

- Photodiode (photodetector, photo sensor, or light detector): a light-sensitive diode that converts light into electrical current. It is specially designed to operate in reverse bias conditions.
- The symbol of photodiode:



Figure 2.31 Photodiode

# **Principle of operation**

- The operating principle of the photodiode: when the junction of the photodiode is lit up then the current starts flowing through it.
  - When a photon (the fundamental particle of light) of sufficient energy enters the depletion region of a P–N junction, it may strike an atom with sufficient energy to release the valence electron.

- A photodiode has a small transparent window that allows light to be incident on the P–N junction. The current generated is proportional to the absorbed light intensity.
- The typical material used to make a photodiode: silicon (Si), germanium (Ge), indium gallium arsenide (InGaAs), Gallium Phosphide (GaP), etc.
- Dark current  $I_{\rm D}$ : a small reverse current (unwanted current) that flows through a photodiode with no incident light (no photons are entering the device).

# **Applications of photodiode**

- Cameras
- TVs and remote controls
- Smoke detectors
- Bar code scanners
- Optical communication devices (fiber-optic cable)
- Solar cell panels
- Position sensors
- Automotive devices
- Surveying instruments
- Medical devices, etc.



Figure 2.32 Fiber-optic cable



Figure 2.33 Solar cell panels

# Photodiodes vs. LED

• LED: LED converts electrical energy into light energy (it emits light when current passes through it).

Electrical energy  $\rightarrow$  Light energy

 $I \uparrow \rightarrow \text{Light} \uparrow$ 



Figure 2.34  $I \uparrow \rightarrow Light \uparrow$ 

• Photodiode: photodiode converts light energy into electrical energy (it converts light into electrical current).

Light energy  $\rightarrow$  electrical energy

Light  $\uparrow \rightarrow I \uparrow$ 



*Figure 2.35 Light*  $\uparrow \rightarrow I \uparrow$ 

Table 2.3 Photodiode vs. LED

|                 | Photodiode                                   | LED                                          |
|-----------------|----------------------------------------------|----------------------------------------------|
| Symbol          | Ander Cathode                                |                                              |
| Energy          | Light energy $\rightarrow$ electrical energy | Electrical energy $\rightarrow$ light energy |
| Biasing voltage | Reverse biased                               | Forward biased                               |
| Material        | Si, Ge, InGaAs, GaP, etc.                    | GaAs, GaAsP, GaP, etc.                       |
| Function        | It detects light                             | It emits light                               |

# 2.2.4 Schottky diode

### Introduction to Schottky diode

• Schottky diode (hot carrier diode): a diode formed by the junction of a semiconductor with a metal plate (a metal-semiconductor junction). It has a low forward voltage, fast switching time (high speed), and consumes less power.

Walter H. **Schottky** (1886–1976): a German physicist who researched in solid-state physics and electronics and played a major early role in developing the theory of electron and ion emission phenomena.

• The symbol of the Schottky diode:



Figure 2.36 Schottky diode

• Construction: a semiconductor-metal junction is formed between an N-type semiconductor and a metal plate (metal replaces the P-type semiconductor).

Schottky diode  $\approx$  N-type semiconductor + metal plate

- The metal side acts as the anode.
- N-type semiconductor acts as the cathode.



Figure 2.37 A Schottky diode circuit

# **Principle of operation**

- When a Schottky diode is forward biased, electrons in the N region cross the junction to the metal region. They join a large number of free electrons in the metal.
- When a Schottky diode is reverse biased, the diode stops conducting almost immediately since a depletion region does not have to be established to block current flow.
- Lower forward voltage: a lower forward bias drop in the Schottky diode is due to the metal. The resistance of the metal is less than the semiconductor (the voltage drop decreases with resistance).
- Fast switching time: Schottky diode can be switched back and forth very quickly between forward and reverse operation since it has no depletion layer formed near the junction.
- A lower forward voltage also allows higher switching speeds.
- Majority carrier diode: Schottky diode operates with majority carriers (electrons N type) and has no minority carriers (holes P type).

### Schottky diode vs. diode



Figure 2.38 (a) Schottky diode vs. diode



Figure 2.38 (b) Schottky diode vs. diode – curve

# Applications of Schottky diode

- Voltage clamping (fast clamping)
- Power rectifiers
- Solar cells
- Switched-mode power supplies
- Reverse current and discharge protection
- Sensitive communication receivers (such as radars)
- Radio frequency mixer and detectors
- Integrated circuits (TTL and CMOS logic gates)
- Digital computers, etc.

# Summary

# Overview of different types of diodes

- Laser diode (injection laser or diode laser): a diode that generates laser light of high intensity.
- BARITT diode (barrier injected transit-time diode): a high-frequency diode used for generating microwave signals. It uses thermionic emission rather than avalanche multiplication.
- Gunn diode: a high-frequency semiconductor component used for generating microwave signals. It has two terminals and formed by only N-type material.
- PIN diode: a special diode that has a layer of intrinsic semiconductor (no doping) that is sandwiched between a P-type and an N-type semiconductor material.
- Tunnel diode: a heavily doped diode that exhibits negative resistance, meaning the current decreases as the voltage increases. It works on the principle of the tunneling effect.

# Zener diode

- Zener diode: a diode designed in such a way that it can work in the reverse breakdown region. →
- In the Zener region:  $V_{\rm R} \rightarrow \vec{V}_z$
- The Zener breakdown:

 $V_{\rm R} \uparrow \uparrow \longrightarrow$  minority electrons accelerate  $\longrightarrow$  collide with neighboring atoms  $\longrightarrow$  knock valence electrons out of outermost shell  $\longrightarrow$  numbers multiply  $\longrightarrow$  avalanche  $\longrightarrow I_{\rm R} \uparrow \uparrow$ 

# Zener voltage

- Zener voltage  $(V_z)$ : the amount of reverse bias voltage that will make the P–N junction break down and allow the Zener diode to conduct in the reverse direction.
- Zener breakdown occurs with low Zener voltage  $V_z$  ratings ( $V_z < 5$  V).
- Avalanche breakdown occurs at a higher value of Zener voltage  $V_z$  than does Zener breakdown ( $V_z > 5$  V).

# **Breakdown characteristics**

- The Zener knee current  $(I_{ZK})$  or minimum current  $(I_{Z(min)})$  is the turning point of the Zener diode into a breakdown. It is the minimum reverse current required to maintain constant breakdown voltage.
- Maximum Zener current  $(I_{ZM})$ : the maximum allowable amount of current that can pass through the Zener diode without damaging it.
- Zener test current ( $I_{\rm ZT}$ ): the current value to ensure good Zener voltage  $V_{\rm Z}$  regulation.
- $I_{\rm ZK} \le I_{\rm Z} \le I_{\rm ZM} \rightarrow V_{\rm Z} \approx \text{constant}$
- If  $I_{z} < I_{zk} \rightarrow$  out of regulation

# Equivalent circuit for Zener diode

- Equivalent circuit of a practical Zener diode: an actual Zener diode can be replaced by a voltage source in series with a resistor.
- Zener impedance: the equivalent series impedance of a practical Zener diode.

$$Z_{Z} = \frac{\Delta V_{Z}}{\Delta I_{Z}} = \frac{\Delta V_{Z}}{I_{ZT} - I_{Zk}}$$

# Zener diode as a voltage shifter

- Voltage shifter (level shifter): a circuit used to convert voltage from one level to another.
- A Zener diode with a resistor can act as a voltage shifter. It has the ability to maintain a lower steady output voltage to the Zener diode's breakdown voltage.

# Zener diode as a clipper (Zener limiter)

- A clipper is the circuit that can limit positive or negative (or both) amplitude of the input waveform to the desired output level.
- Three ways to limit waveform
  - Positive limiter: the positive peak of input sinusoidal voltage will be limited to the selected output Zener voltage.
  - Negative limiter: the negative peak of input sinusoidal voltage will be limited.
  - Back-to-back Zener limiter: with two opposing Zener diodes, the input sinusoidal waveform can be clipped to the Zener voltage on both polarities.

# Zener diode as a voltage regulator

- Zener diodes are widely used as voltage regulators because of their reverse bias characteristics.
- In the reverse breakdown region, the voltage across the Zener diode  $(V_Z)$  is close to constant over a wide range of currents.

# Line regulation

• Line regulation: the ability of a voltage regulator to maintain the output voltage  $V_{out}$  level with a varying input voltage  $V_{in}$ .

• 
$$V_{in} \rightarrow I \rightarrow I R \rightarrow \overrightarrow{V}_Z = \overrightarrow{V}_{out}$$

# Load regulation

Load regulation: the ability of a voltage regulator to maintain the output voltage V<sub>out</sub> level with a varying load.

• 
$$R_{\rm L} \rightarrow I_{\rm L} \rightarrow I_{\rm Z} \rightarrow \overrightarrow{V_{\rm Z}} = \overrightarrow{V_{out}}$$

# **Percent regulation**

• Percent regulation can be used to specify the performance of a voltage regulator. It can be in terms of line regulation or load regulation.

• Percent line regulation = 
$$\left(\frac{\Delta V_{output}}{\Delta V_{input}}\right)$$
100%  
• Percent load regulation =  $\left(\frac{V_{No \ load} - V_{Full \ load}}{V_{Full \ load}}\right)$ 100%

# Varactor diode

• Varactor diode (varactor diode): a specially designed diode whose junction capacitance varies with the variation of the reverse bias voltage  $(V_{\text{p}})$ .

 $V_{\rm R} \rightarrow C$ 

- The varactor diode behaves as a capacitor. The N-type and the P-type regions can be considered to be the two metal plates.
- $V_{\rm R} \rightarrow$  depletion layer  $\rightarrow$  capacitance

# Light-emitting diode (LED)

- LED: a diode that emits light when current passes through it in the forward bias condition.
- LEDs produce different colors by using different semiconductor materials which produce photons at different wavelengths or frequencies.

| Semiconductor materials | Produced light/heat              |
|-------------------------|----------------------------------|
| Si and Ge               | Heat                             |
| GaAs                    | Infrared light (invisible light) |
| GaAsP                   | Red or yellow lights             |
| GaP                     | Red, yellow, and green lights    |

Table 2.4 Semiconductor materials

### Photodiode

- Photodiode (photodetector, photosensor, or light detector): a light-sensitive diode that converts light into electrical current. It is specially designed to operate in reverse bias conditions.
- Dark current  $I_{\rm D}$ : a small reverse current that flows through a photodiode with no incident light.

### Schottky diode

- Schottky diode (hot carrier diode): a diode formed by the junction of a semiconductor with a metal plate. It has a low forward voltage, fast switching time, and consumes less power.
- Construction: Schottky diode  $\approx$  N-type semiconductor + metal plate
  - The metal side acts as the anode.
  - N-type semiconductor acts as the cathode.
- Majority carrier diode: Schottky diode operates with majority carriers and has no minority carriers.

|                 | Diode                                                | Schottky diode                       |  |
|-----------------|------------------------------------------------------|--------------------------------------|--|
| Symbol          | •                                                    | Anade Cutloob                        |  |
| Junction        | N-type and P-type semiconductor                      | Metal plate and N-type semiconductor |  |
| Forward voltage | Higher                                               | Lower                                |  |
| Carrier         | Majority and minority carriers (electrons and holes) | Majority carriers (electrons)        |  |
| Switching speed | Slower                                               | Faster                               |  |
| Function        | It detects light                                     | It emits light                       |  |

Table 2.5 Schottky diode vs. diode

Table 2.6 Types of diodes

| Name           | Symbol         | Function                                                      | Biasing         |
|----------------|----------------|---------------------------------------------------------------|-----------------|
| Zener diode    | -121-          | It works in the reverse breakdown region                      | Reverse biasing |
| Varicap diode  |                | The junction capacitance varies with the reverse bias voltage | Reverse biasing |
| LED            |                | Emit light                                                    | Forward biasing |
| Photodiode     | Anode Cathode  | Detect light                                                  | Reverse biasing |
| Schottky diode | Anoce Calicode | Emit light<br>(It has a metal–N junction)                     | Forward biasing |

### Self-test

- **2.1 1.** When the Zener voltage  $V_z$  is exceeded and the Zener diode is operating in the Zener region, the voltage across the Zener diode stays ( ) even with the changing current.
  - 2. The Zener breakdown occurs because of the heavy ( ) in the P–N junction.
  - 3. Determine the Zener impedance of a practical Zener diode if the Zener voltage changes from 25 mV to 70 mV, and the Zener current changes from 7 mA  $(I_{ZK})$  to 12 mA  $(I_{ZT})$ .
  - **4.** An actual Zener diode can be replaced by a voltage source in ( ) with a resistor.
  - 5. A Zener diode has a resistor of 4  $\Omega$ . Determine the voltage across the Zener diode (Zener terminals) when the current is 16 mA and the voltage  $V_{z}$  is 7 V.



Figure 2.39 Ch 2: No. 5, self-test

- 6. A voltage ( ) is a circuit used to convert voltage from one level to another.
- 7. The ( ) is a circuit that can clip, limit, or cut off an input waveform to prevent the output waveform beyond a determined value.
- 8. The voltage ( ) is a circuit that is used to regulate the output voltage level into a lower, fixed level and remains constant for any changes in load or input voltage.
- **9.** The back-to-back Zener limiter with two opposing Zener diodes and the input sinusoidal waveform can be clipped to the Zener voltage on ( ) polarities.
- 10. The ( ) regulation is the ability of a voltage regulator to maintain the output voltage  $V_{\text{out}}$  level with a varying input voltage  $V_{\text{in}}$ .
- 11. The voltage regulator in Figure 2.39 with a 4.6 V Zener diode at a Zener knee current  $(I_{ZK})$  of 2 mA, Zener maximum current  $(I_{Zm})$  of 152 mA, Zener test current  $(I_{ZT})$  of 35 mA, Zener impedance of 4  $\Omega$ , and resistor *R* of 70  $\Omega$ . Determine the input voltages range (the minimum and maximum voltage) for the circuit that can be regulated.



Figure 2.40 Ch 2: No. 11, self-test

### 48 Understandable electronic devices

- 12. The voltage regulator in Figure 2.41 with a 7 V Zener diode at a Zener knee current  $(I_{ZK})$  of 1 mA. The resistor *R* is 80  $\Omega$ , and the supply voltage  $(V_{in})$  is 18 V.
  - a) Determine the maximum current for the circuit that can be regulated.
  - **b)** Determine the minimum value of load resistance for the circuit that can be regulated.



Figure 2.41 Ch 2: No. 12, self-test

- **13.** Determine the percent voltage regulation if a voltage regulator with percent voltage with no load 15 V and percent voltage with full load 14 V.
- **2.2 14.** A ( ) diode is a diode designed in such a way that it can work in the reverse breakdown region.
  - **15.** A varicap diode is a specially designed diode whose junction ( ) varies with the variation of the reverse bias voltage.
  - **16.** When a LED is ( ) biased, energy is released in the form of light.
  - 17. The light-emitting semiconductor material determines the LED's ( ).
  - **18.** Gallium phosphide (GaP) emits red, yellow, and ( ) lights at different wavelengths.
  - **19.** A ( ) current is a small reverse current that flows through a photodiode with no incident light.
  - **20.** A ( ) diode is a light-sensitive diode that conducts current when a certain amount of light falls on it.
  - **21.** A photodiode converts light energy into ( ) energy.
  - **22.** A semiconductor-metal junction is formed between an N-type semiconductor and a ( ) plate.
  - **23.** A ( ) diode is a diode that has a very fast switching time and a low forward voltage drop.

# Chapter 3

# Diode applications – power supplies, clippers, and clampers

### **Chapter outline**

| 3.1. Half-wave rectifiers                 | /  |
|-------------------------------------------|----|
| 3.1.1. Introduction to DC power supply    | 49 |
| 3.1.2. Transformer                        | 50 |
| 3.1.3. Half-wave rectifier                | 54 |
| 3.2. Full-wave rectifier                  | 57 |
| 3.2.1. Center tapped full-wave rectifier  | 57 |
| 3.2.2. Full-wave bridge rectifier         | 61 |
| 3.3. Power supply filters                 | 63 |
| 3.3.1. Capacitor filter                   |    |
| 3.3.2. Operation of the capacitor filter  | 65 |
| 3.3.3. Ripple factor and surge current    | 67 |
| 3.4. Diode clipping and clamping circuits |    |
| 3.4.1. Clippers                           | 67 |
| 3.4.2. Clampers                           | 71 |
| Summary                                   |    |
| Self-test                                 | 79 |

# 3.1 Half-wave rectifiers

# 3.1.1 Introduction to DC power supply

### DC power supply basics

- Direct current (DC) power supply: a power supply that can produce a constant output DC voltage to its load.
- Composition of a typical DC power supply: a basic DC power supply consists of four basic circuits, that is, transformer, rectifier, filter, and regulator as shown in Figure 3.1.



Figure 3.1 DC power supply

• Transformer: an electrical device formed by two coils that are wound on a common core. It can convert alternating current (AC) electrical energy from input to output.

It can increase or decrease the output voltage or current (step-up or step-down).

• Rectifier: a device that converts AC signal to a pulsating DC signal.



Figure 3.2 Rectifier

• Filter: a circuit that makes certain frequency components of a signal pass from the input and removes any unwanted frequency components.

The output of the filter is a steady DC voltage, which has some ripples.



Figure 3.3 Filter waveforms

• Voltage regulator: a circuit that is designed to maintain the output voltage to a constant level despite changes in its input voltage or load.

It can smooth the signal from the filter and produce a DC signal with no ripple.

# 3.1.2 Transformer

### Introduction to transformer

• Transformer: a device formed by two coils (the primary and secondary) that are wound on a common core. It can transform AC electrical energy from input to output.

It can increase or decrease the output voltage or current (AC).



Figure 3.4 Transformer

• Structurally, the transformers are categorized into two main types: the air-core and iron-core transformers. The symbols for them are shown in Figure 3.5(a) and (b), respectively.



- Simplified transformer circuits: Figure 3.6 shows a simplified transformer circuit.
  - The primary winding is the coil connected to the AC power source.
  - The secondary winding is the coil connected to the load  $Z_1$ .



Figure 3.6 A transformer circuit

### Power

- If the transformer is an ideal transformer, i.e., that transformer has no power loss itself, the input power (primary power  $P_{pri}$ ) is equal to the output power (secondary power  $P_s$ ).
- Calculating the power for an ideal transformer:

$$P_{\text{pri}} = P_{\text{sec}}$$
 or  $v_{\text{p}}i_{\text{p}} = v_{\text{s}}i_{\text{s}}$ ,  $\frac{i_{\text{p}}}{i_{\text{s}}} = \frac{v_{\text{s}}}{v_{\text{p}}} = n$ 

-  $v_p$  - is the primary voltage,  $v_s$  - is the secondary voltage,  $i_p$  - is the primary current,  $i_s$  - is the secondary current, and n - is the turns ratio.

### **Turns** ratio

- Turns ratio (*n*): the ratio of turns of wire in the primary winding to the number of turns of wire in the secondary winding.
- Calculating the turns ratio (*n*):  $n = \frac{N_s}{N_p} = \frac{v_s}{v_p} = \frac{i_p}{i_s}$

where  $N_{\rm P}$  – is the Number of turns in the primary and  $N_{\rm S}$  – is the Number of turns in the secondary.

### Voltage and current

• The primary voltage  $(v_p)$ :  $v_p = \frac{v_s}{n}$   $n = \frac{v_s}{v_p}$ • The primary current  $(i_p)$ :  $i_p = ni_s$   $\frac{i_p}{i_s} = n$ 

# Impedance

• The primary impedance  $(Z_p)$  can be obtained by substituting  $v_p$  and  $i_p$  into  $Z_p$ :

or 
$$n^2 = \frac{Z_{\rm L}}{Z_{\rm p}}$$
,  $n = \sqrt{\frac{Z_{\rm L}}{Z_{\rm p}}}$ 

• The secondary impedance is the load impedance  $Z_{\rm L}$ :  $Z_{\rm L} = \frac{v_{\rm S}}{i}$ .



Figure 3.7 Currents and voltages in the transformer circuit

# Step up, step-down, and center-tapped transformers

• A transformer is most commonly used to raise (step up) or reduce (step down) the output voltage of the circuits.





 $V_{\rm out}$ 

 $V_{\text{out}} \downarrow$ 

Figure 3.8a Step-up transformer Figure 3.8b Step-down transformer

• A step-up transformer increases the output voltage.

$$- v_{s} > v_{p}$$
$$- N_{s} > N_{p}$$
$$- n > 1$$

• A step-down transformer decreases the output voltage.

$$- v_{\rm s} < v_{\rm p} \\ - N_{\rm S} < N_{\rm p}$$

$$-n < 1$$



Figure 3.9 Center-tapped transformer

• A center-tapped transformer is designed to provide two separate and equal secondary voltages (a wire is connected across the exact middle point of the secondary winding of a transformer).

### **Transformer parameters conversion**

- Conversion of the voltage, current, and impedance: a transformer can be used to convert voltage, current, and impedance.
- Voltage conversion:
  - Convert from the primary to the secondary, multiplying by *n*:

$$v_{\rm s} = nv_{\rm P}$$

- Convert from the secondary to the primary, multiplying by  $\frac{1}{2}$ :

$$v_{\rm p} = \frac{1}{n} v_{\rm s}$$

- Current conversion:
  - Convert from the primary to the secondary, multiplying by  $\frac{1}{2}$ :

$$i_{\rm s} = \frac{1}{n}i_{\rm p}$$

- Convert from the secondary to the primary, multiplying by *n*:

$$i_{p} = n i_{s}$$

- Impedance conversion:
  - Convert from the primary to the secondary, multiplying by  $\frac{1}{r^2}$ :

 $n = \frac{l_{\rm p}}{l_{\rm p}}$ 

- Convert from the secondary to the primary, multiplying by  $n^2$ :

$$Z_{\rm L} = n^2 Z_{\rm P}$$

#### 54 Understandable electronic devices

#### Table 3.1 Transformer parameters conversion

| Parameters conversion | Formulas                                                           |
|-----------------------|--------------------------------------------------------------------|
| Voltage conversion    | $v_{\rm s} = nv_{\rm p}, v_{\rm p} = \frac{1}{n}v_{\rm s}$         |
| Current conversion    | $i_{\rm s} = \frac{1}{n} i_{\rm p},  i_{\rm p} = n  i_{\rm s}$     |
| Impedance conversion  | $Z_{\rm p} = \frac{1}{n^2} Z_{\rm L}, \ Z_{\rm L} = n^2 Z_{\rm p}$ |

#### The main applications of transformers

- Increase or decrease the voltage or current.
- Transfer electric energy from one circuit to another.
- Prevent DC from passing from one circuit to the other.
- Isolate two circuits electrically.
- Impedance matching.
- ... ...

# 3.1.3 Half-wave rectifier

#### Introduction to half-wave rectifier

• Rectifier: a device that converts AC signal to a pulsating DC signal.



Figure 3.10 AC to pulsating DC

- Half-wave rectifier: a type of rectifier circuit that allows one half-cycle of an AC signal to pass. It can remove the negative component of an alternating signal.
- A basic half-wave rectifier circuit (the diode allows the current to flow only in one direction).



Figure 3.11 A half-wave rectifier circuit

#### **Operation of a half-wave rectifier**

- Positive half-cycle: the diode is forward biased (FB) and is conducting. The input signal is produced at the output (the output will be the same as the positive half-cycle of the input).
  - During the positive half-cycle, the input voltage must overcome the barrier potential  $V_{\rm BR}$  before the diode becomes FB.
  - The peak value of the output voltage  $(V_{pk(out)})$  is 0.7 V (Si) or 03 V (Ge.) less than the peak value of the input  $(V_{pk(in)})$ .
  - - The "on" state of the diode:  $V_{pk(out)} = V_{pk(in)} V_{BR} \approx V_{pk(in)}$  $V_{op} = 0.7V \text{ (or } 0.3V) \approx 0$
  - Waveform:



Figure 3.12 Positive half cycle

• Negative half-cycle: the diode is reverse biased (RB), which blocks the input signal (no current).

- The "off" state of diode:  $I \approx 0$ ,  $V_{out} = I R_{I} = 0$ 

The RB diode current is very small and very close to zero.

- Waveform:



Figure 3.13 Negative half-cycle ( $V_{out} = 0$ )

• Output voltage: the output voltage is only the positive half-cycles of the AC input voltage (a pulsating DC voltage). The cycle repeats.



Figure 3.14 Output voltage

# The average output voltage of a half-wave rectifier

• The average output voltage (this voltage could be measured on a multimeter): it is determined by finding the area under the curve over a full cycle from 0 to  $2\pi$  ( $V_{out} = 0$  for the negative cycle).



Figure 3.15 Average output voltage

• Calculating the average output voltage:

$$V_{\text{avg}} = \frac{V_{\text{pk(out)}}}{\pi} \approx 0.318 V_{\text{pk(out)}} - \text{the peak output voltage}$$

Example:

$$V_{\text{avg}} = \frac{V_{\text{pk}(\text{out})}}{\pi} = \frac{120 \text{ V}}{\pi} \approx 38.2 \text{ V}$$
  
Or  $V_{\text{avg}} = 0.318 V_{\text{pk}(\text{out})} = (0.318) (120 \text{ V}) \approx 38.2 \text{ V}$ 

# The peak inverse voltage of a half-wave rectifier

 $V_{...} = 120 \text{ V} V = ?$ 

• Peak inverse voltage (PIV): the maximum voltage a diode can withstand in the RB direction (the maximum reverse voltage).

The PIV occurs at the peak of the input cycle when the diode is RB.

• Calculating the PIV:  $PIV = V_{pk(in)}$ 

 $V_{\rm pk (in)}$  – the peak input voltage (for negative or reverse cycle)



Figure 3.16 Peak inverse voltage

# A transformer-coupled half-wave rectifier

• The transformer-coupled half-wave rectifier uses a step-down transformer to step down the input AC signal (normally AC input voltage will be high). The AC source is also electrically isolated from the rectifier.



Figure 3.17 A transformer-coupled half-wave rectifier

• The secondary voltage  $(V_{sec})$  of the transformer:

$$V_{\text{sec}} = \frac{N_{\text{sec}}}{N_{\text{pri}}} \quad V_{\text{pri}} = n \quad V_{\text{pri}} \qquad \qquad n = \frac{N_s}{N_p} = \frac{v_s}{v_p}$$

- The pick output voltage  $(V_{pk(out)})$  of the half-wave rectifier:
  - With transformer:  $V_{pk(out)} = V_{pk(sec)} V_{BR}$  $V_{BR}$  - barrier potential ( $V_{BR} = 0.7$  V for Si or 0.3 V for Ge)
  - Without transformer:  $V_{pk(out)} = V_{pk(in)} V_{BR}$
- Calculating the PIV: PIV =  $V_{\text{pk (sec)}}$

**Example:** Determine the peak value of the output voltage and the PIV for Figure 3.17, if the turns ratio of the transformer is 0.33 and the peak input voltage is 120 V.

(A silicon diode)

- Given:  

$$n = \frac{N_{\text{Sec}}}{N_{\text{Pri}}} = 0.33, V_{\text{pk(in)}} = 120 \text{ V}$$
- Find:  

$$V_{\text{pk(out)}} \text{ and PIV}$$
- Solution:  

$$n = \frac{N_{\text{Sec}}}{N_{\text{Pri}}} = 0.33 \approx \frac{1}{3}$$

$$V_{\text{pk(sec)}} = \frac{N_{\text{sec}}}{N_{\text{Pri}}} V_{\text{pk(pri)}} = \frac{1}{3} (120 \text{ V}) = 40 \text{ V}$$

$$V_{\text{pk(out)}} = V_{\text{pk(sec)}} - V_{\text{BR}} = 40 \text{ V} - 0.7 \text{ V} = 39.3 \text{ V}$$

$$\text{PIV} = V_{\text{pk(sec)}} = 40 \text{ V}$$

# 3.2 Full-wave rectifier

# 3.2.1 A center-tapped full-wave rectifier

#### **Full-wave rectifier**

• Full-wave rectifier: a type of rectifier circuit that converts the entire cycle of the AC signal into pulsating DC (using both positive and negative half-cycles of the applied sine wave).



Figure 3.18 Halfwave vs. full wave

• A center-tapped full-wave rectifier circuit: two diodes + a center-tapped transformer



Figure 3.19 A full wave rectifier

- Two diodes: one conducts during one half-cycle while the other conducts during the other half-cycle of the input AC voltage.
- A center-tapped transformer: provides two separate and equal secondary voltages for two diodes.

#### Operation of a center-tapped full-wave rectifier

• Positive half-cycle: the diode  $D_1$  is FB and can conduct. The diode  $D_2$  is RB and cannot conduct.



Figure 3.20(a) Positive half-cycle

- D<sub>1</sub>: FB the diode D<sub>1</sub> is on
- D<sub>2</sub>: RB the diode D<sub>2</sub> is off
- Negative half-cycle: the diode D<sub>2</sub> is FB and can conduct.



Figure 3.20(b) Negative half-cycle

The diode  $D_1$  is RB and cannot conduct.

-  $D_2$ : FB - the diode  $D_2$  is on

- $D_1: RB the diode <math>D_1$  is off
- The cycle repeats.



Figure 3.21 Full wave

#### Effect of the turns ratio on the output voltage

• If the transformer's turn's ratio *n* is 1 (1:1), the output voltage  $(V_{out})$  approximately equals half the primary input voltage  $(V_{Pri})$ .

Half of the primary voltage appears across each half of the secondary winding.

- The secondary voltage:  $V_{\text{sec}} = n V_{\text{pri}} = (1) (V_{\text{pri}}) = V_{\text{pri}}, V_{\text{sec}} = V_{\text{pri}}, n = \frac{V_{\text{sec}}}{V}$ 

- The pick output voltage:  $V_{pk(out)} \approx \frac{1}{2} V_{pk(pri)} \approx \frac{1}{2} V_{pk(sec)}$  $V_{pk(out)} = \frac{1}{2} V_{pk(sec)} - V_{BR} \qquad V_{BR} = 0.7 \text{ V (Si) or } 0.3 \text{ V (Ge)}$ 

• To obtain an output voltage equal to the input  $(V_{out} = V_{in})$ : use a 1:2 step-up center-tapped transformer. If the transformer's turn's ratio *n* is 2 (1:2), the total secondary voltage  $(V_{Sec})$  is twice the primary voltage  $(2V_{pri})$ .

- The secondary voltage: 
$$n = \frac{V_{sec}}{V_{pri}}, V_{sec} = n V_{pri} = 2 V_{pri}, V_{pri} = \frac{1}{2} V_{sec}$$
$$V_{sec} = 2 V_{pri}$$
- The peak output voltage: 
$$V_{pk(out)} \approx \frac{1}{2} V_{pk(sec)} \approx \frac{1}{2} 2 V_{pk(pri)} \approx V_{pk(pri)}$$
$$V_{pk(out)} = \frac{1}{2} V_{pk(sec)} - V_{BR} \quad V_{BR} = 0.7 \text{ V (Si) or } 0.3 \text{ V (Ge)}$$

• General case (no matter what the turn's ratio): the output voltage of a centertapped full-wave rectifier is always one-half of the total secondary voltage less the diode drop.

The output voltage: 
$$V_{pk(out)} \approx \frac{1}{2} V_{pk(sec)}$$
  
 $V_{pk(out)} = \frac{1}{2} V_{pk(sec)} - V_{BR}$   $V_{BR} = 0.7 \text{ V (Si) or } 0.3 \text{ V (Ge)}$ 

#### Peak inverse voltage

- Peak inverse voltage (PIV) of a full-wave rectifier: the maximum reverse volt-. age that each diode must withstand for a full-wave rectifier is the peak secondary voltage  $(V_{(pk(sec))})$  the less the diode drop.
- Calculating the PIV:
  - Half-wave:  $PIV = V_{pk(in)}$ : without transformer

$$PIV = V_{pk(sac)}$$
: with transformer

Full-wave: PIV =  $V_{\text{pk(sec)}} - V_{\text{BR}}$  (with transformer)

1, , , , ,

$$V_{\rm BR} = 0.7 \text{V} \text{ (Si) or } 0.3 \text{V} \text{ (Ge)}$$
  
KVL:  $\sum \text{V} = 0, 0.7 \text{ V} + \text{PIV} - \text{V}_{\text{P(sec)}} = 0$ 

Or

 $PIV = 2 V_{Pk(out)} + V_{BR}$ 

PIV in terms of  $V_{\text{Pk(out)}}$ 

Derive:

$$V_{Pk(out)} = \frac{1}{2} V_{pk(sec)} - V_{BR}$$

$$V_{pk(out)} = \frac{1}{2} (PIV + V_{BR}) - V_{BR}$$

$$V_{pk(sec)} = PIV + V_{BR} (PIV = V_{pk(sec)} - V_{BR})$$

$$2V_{pk(out)} = PIV + V_{BR} - 2 V_{BR}$$
Multiply by 2
$$2V_{pk(out)} = PIV - V_{BR}$$

$$PIV = 2 V_{pk(out)} + V_{BP}$$



Figure 3.22 PIV

### Calculating the average output voltage $(V_{AVC})$ :

• Half-wave: 
$$V_{\text{AVG}} = \frac{V_{\text{pk(out)}}}{\pi} \approx 0.318 V_{\text{pk(out)}}$$

• Full-wave: 
$$V_{\text{AVG}} = \frac{2 V_{\text{pk(out)}}}{\pi} \approx 0.637 V_{\text{pk(out)}}$$

2  $V_{\text{Pk(out)}}$  – two half-wave

Example: Determine the peak secondary voltage, the peak output voltage, the PIV, and the average output voltage for the circuit in Figure 3.21, if the turns ratio of the transformer is 2 (1:2) and the peak input voltage is 110 V. (Assuming two silicon diodes.)

$$- \text{ Given: } n = 2, V_{\text{pk (pri)}} = 110 \text{ V}$$

$$- \text{ Find: } V_{\text{pk(sec)}}, V_{\text{pk(out)}}, \text{ PIV, and } V_{\text{AVG}}.$$

$$- \text{ Solution:}$$

$$V_{\text{pk(sec)}} : V_{\text{pk(sec)}} = \frac{N_{\text{S}}}{N_{p}} V_{\text{pk(pri)}} = \frac{2}{1} (110 \text{ V}) = 220 \text{ V} \qquad n = \frac{N_{\text{s}}}{N_{p}} = 2$$

$$V_{\text{pk(out)}} : V_{\text{pk(out)}} = \frac{1}{2} V_{\text{pk(sec)}} - V_{\text{BR}} = \frac{1}{2} (220 \text{ V}) - 0.7 \text{ V} = 109.3 \text{ V}$$

$$\text{PIV:} \qquad \text{PIV:} \qquad \text{PIV} = V_{\text{pk(sec)}} - V_{\text{BR}} = 220 \text{ V} - 0.7 \text{ V} = 219.3 \text{ V}$$

$$V_{\text{AVG}} : V_{\text{AVG}} = \frac{2 V_{\text{pk(out)}}}{\pi} \approx 0.637 V_{\text{pk(out)}} \approx (0.637) (109.3 \text{ V}) \approx 69.6 \text{ V}$$

# 3.2.2 Full-wave bridge rectifier

#### Introduction to full-wave bridge rectifier

- Rectifiers:
  - A half-wave rectifier uses one diode.
  - A full-wave rectifier uses two diodes.
  - A full-wave bridge rectifier uses four diodes.



Figure 3.23 Full-wave bridge rectifier

- Bridge rectifier: a type of full-wave rectifier circuit that uses four diodes connected in a closed-loop "bridge" configuration to efficiently convert entire cycle of the AC signal into the DC.
- A bridge rectifier circuit: four diodes + a center-tapped transformer

### **Operation of the bridge rectifier**

- Operation: two diodes conducting current during each half-cycle.
- Positive half-cycle: diodes D<sub>1</sub> and D<sub>4</sub> are FB and can conduct current. Diodes D<sub>2</sub> and D<sub>3</sub> are RB and not conducting.
  - D<sub>1</sub> and D<sub>4</sub>: FB the diodes D<sub>1</sub> and D<sub>4</sub> are on
  - $D_2$  and  $D_3$ : RB the diodes  $D_2$  and  $D_3$  are off



Figure 3.24 Positive half-cycle  $-D_1$  and  $D_4$  on

- Negative half-cycle: diodes D<sub>2</sub> and D<sub>3</sub> are FB and can conduct current. Diodes D<sub>1</sub> and D<sub>4</sub> are RB and not conducting.
  - $D_2$  and  $D_3$ : FB the diodes  $D_2$  and  $D_3$  are on
  - $D_1$  and  $D_4$ : RB the diodes  $D_1$  and  $D_4$  are off



Figure 3.25 Negative half-cycle  $-D_2$  and  $D_3$  on

### The output voltage of a bridge rectifier

Neglect diode drops:  $V_{\text{pk (out)}} \approx V_{\text{pk(sec)}}$ With the diode drops:  $V_{\text{pk}(\text{out})} = V_{\text{pk}(\text{sec})} - 2V_{\text{BR}}$   $V_{\text{BR}} = 0.7 \text{ V} \text{ (Si) or } 0.3 \text{ V} \text{ (Ge)}$   $V_{\text{Deriver}} V + V + V = 0$   $V_{\text{Deriver}} \sum V + V + V = 0$ Derive:  $V_{\rm BR} + V_{\rm out} + V_{\rm BR} = 0$ 

#### PIV of a bridge rectifier

- Neglect diode drops: PIV  $\approx V_{\text{pk (out)}}$  The same as a center-tapped full-wave rectifier. With the diode drops: PIV =  $V_{\text{pk (out)}} + V_{\text{BR}}$   $V_{\text{BR}} = 0.7 \text{ V (Si) or } 0.3 \text{ V (Ge)}$

Comparing with a center-taped full-wave rectifier.

#### The main advantage of the bridge rectifier

- An ordinary transformer is used in place of a center-tapped transformer (reduc-• ing size and cost).
- The output is almost twice that of the center-tapped full-wave rectifier.

- Full-wave center-taped rectifier:  $V_{pk(out)} = \frac{1}{2}V_{pk(sec)} V_{BR}$   $2V_{pk(out)} = V_{pk(sec)} - 2_{VBR}$ - Bridge rectifier:  $V_{pk(out)} = V_{pk(sec)} - 2_{VBR}$ The PIV is one-half that of the full-wave center-tapped rectifier. - Full-wave center-tapped rectifier: PIV =  $2V_{pk(sec)} + V_{pp}$ 
  - Full-wave center-tapped rectifier:  $PIV = 2V_{Pk(out)} + V_{BR}$ - Bridge rectifier:  $PIV = V_{pk(out)} + V_{BR}$

**Example**: Determine the peak output voltage and the PIV for the bridge rectifier circuit in Figure 3.26, if the turns ratio of the transformer is 2 (1:2) and the peak input voltage is 110 V. (Four silicon diodes)



Figure 3.26 Full-wave bridge rectifier – an example

- Given: A 1:2 transformer,  $V_{pk(pri)} = 110 \text{ V}$
- Find:  $V_{\text{pk(out)}}$  and PIV
- Solution:



#### **3.3** Power supply filters

#### 3.3.1 Capacitor filter

#### Filter

 Recall – composition of a typical DC power supply: a basic DC power supply consists of four basic circuits, i.e. transformer, rectifier, filter, and regulator.

#### 64 Understandable electronic devices

• Filter: a circuit that makes certain frequency components of a signal pass from the input signal and removes any unwanted frequency components.



Figure 3.27 Filter

• In power supplies, filters are used to smooth out the pulsating DC output obtained from the rectifier circuit.

# Capacitor

- Capacitor: an energy storage element that has two parallel conductive metal plates separated by an isolating material (the dielectric). It can store and release charges that it absorbed from the power supply.
- Charging and discharging a capacitor: once the three-position switch is turned on to position 1, current *I* will flow in the circuit charging. When the switch is closed to position 2, the capacitor releases its charges discharging.
  - Charging: the process of storing energy (the switch is turned on to position 1).



*Figure 3.28(a) Charging a capacitor* 

Discharging: the process of releasing energy (the switch is closed to position 2).



*Figure 3.28(b) Discharging a capacitor* 

# *3.3.2 Operation of the capacitor filter*

### Half-wave rectifier with capacitor filter

- The half-wave rectifier converts the AC signal into a pulsating DC with AC ripples.
- A capacitor filter (a capacitor connected in parallel with the output of the rectifier) can be used to reduce the AC components and make the output of rectifier smooth at the output.



Figure 3.29 Half-wave rectifier with capacitor filter

# **Operation of the capacitor filter**

- During the period of  $t_1 t_2$ : the capacitor charges from 0 V to  $V_{pk(in)} V_{BR}$  (when the diode is on).
- During the period of  $t_2 t_3$ : the capacitor discharges (when the diode is off).



Figure 3.30 Output voltage

# *RC* time constant $\tau$

- In an *RC* circuit, the charging and discharging is a gradual process that needs some time.
- The time rate of this process depends on the values of circuit capacitance *C* and resistance *R*. The variation of the *R* and *C* will affect the rate of charging and discharging.
- The product of the *R* and *C* is called the *RC* time constant, and it can be expressed as a Greek letter  $\tau$  (tau), i.e.  $\tau = RC$ .
- The time constant is the time interval required for a system or circuit to change from one state to another, i.e. the time required to charge or discharge in an *RC* circuit.

# Calculating *RC* time constant $\tau$

- RC time constant  $\tau = (\text{Resistance})$  (Capacitance) or  $\tau = RC$ Second (s)
- Units:  $\tau = RC Farad (F)$ Ohm  $(\Omega)$

# **Ripple voltage**

- Ripple voltage: a small, periodic variation in a DC voltage within a power supply that remains after rectification and filtering of an AC voltage.
- Larger and smaller ripples:



Figure 3.31 Larger and smaller ripples

# RC time constant and ripple voltage

- High *RC* time constant  $\tau$  leads to a longer charging or discharging time.
- High *RC* time constant  $\tau$  leads to a lower ripple of the output voltage.

 $\tau \uparrow (R \uparrow \text{ or } C \uparrow) \rightarrow \text{ripple voltage } \downarrow$ 

• Low RC time constant  $\tau$  leads to a larger ripple of the output voltage.

 $\tau \downarrow (R \downarrow \text{ or } C \downarrow) \rightarrow \text{ripple voltage } \uparrow$ 

# **Output frequency**

- Half- and full-wave ripple: a filtered full-wave rectifier voltage has much less ripple than a half-wave rectifier voltage.
  - Half-wave ripple:



Figure 3.32(a) Half-wave ripple

- Full-wave ripple:



*Figure 3.32(b) Full-wave ripple* 

- Frequency: the output frequency of a full-wave rectifier is twice that of a half-wave rectifier.
- Period (T):  $T_{\text{Half}} = 2 T_{\text{Full}}$

• Frequency 
$$(f)$$
:  $f = \frac{1}{T}$ ,  $f_{\text{Full}} = \frac{1}{T_{\text{Full}}} = \frac{1}{\frac{1}{2}T_{\text{Half}}} = 2f_{\text{Half}}$ 

#### Ripple factor and surge current 3.3.3

#### **Ripple factor**

Ripple factor (RF): the ratio of the AC component's root mean square (RMS) value or peak-to-peak value to the DC component of the output voltage.

> Ripple factor =  $\frac{\text{The AC component of the output (RMS value)}}{\text{The DC component of the output}}$  or  $RF = \frac{V_{AC}}{V_{PC}} = \frac{I_{AC}}{I_{PC}}$

- The lower the RF (the lesser the AC ripple), the better the filter. •  $RF\downarrow \rightarrow$  better filter
- To reduce the RF: increase the time constant (the output can be made smoother).

 $\tau \uparrow (R \uparrow or C \uparrow) \rightarrow RF \downarrow \rightarrow ripple voltage \downarrow$ 

#### Surge current

- Surge current (inrush current or switch-on surge): the instantaneous rise current in a short period of time in a power supply (or electrical equipment) at turn-on.
- Filter capacitor and surge current: when a power supply is initially turned on, • charging filter capacitor can result in a surge current.
- Use surge-limiting resistor: a resistor in series with the diode can be used to limit . surge current.
  - to avoid blowing fuses or tripping circuit breakers.
  - to avoid damage diode.

Minimum surge resistor value =  $\frac{\text{Peak secondary voltage } -2 V_{\text{BR}}}{\text{Diode max forward surge current (from data sheet)}}$ 

or 
$$R_{(surge)} = \frac{V_{pk(sec)} - 2 V_{BR}}{I_{FSM}}$$

#### 3.4 **Diode clipping and clamping circuits**

#### 3.4.1 Clippers

### **Diode clipping circuit**

- Clipper (limiter): a circuit that limits or clips off a portion of an input AC signal above or below certain levels.
- Positive clipper: a clipper circuit that removes the positive half-cycles of the • output waveform.



Figure 3.33 Positive clipper

- During the positive half-cycle: the diode D is FB and conducts current (it is on). The output is limited to  $V_{\text{\tiny RR}}$ .

The diode D: FB, D is on  $V_{out} = V_{BR}$   $V_{BR} = 0.7 \text{ V (Si) or } 0.3 \text{ V (Ge)}$ 

 During the negative half-cycle: the diode D is RB and is not conducting (it is off). The output is approximate to input.

The diode D: RB, D is off,  $V_{out} = V_{in}$ 

Negative clipper: a clipper circuit that removes the negative half-cycles of the output waveform.
 The diode is turned around.



Figure 3.34 Negative clipper

 During the positive half-cycle: the diode D is RB and is not conducting (it is off). The output is approximate to input.

The diode D: RB, D is off,  $V_{out} = V_{in}$ 

- During the negative half-cycle: the diode D is FB and conducts current (it is on). The output is limited to  $-V_{BR}$ .

The diode D: FB, D is on  $V_{out} = -V_{BR}$ 

### The output voltage of clippers

- The output voltage looks like the input voltage, but with a magnitude determined by the voltage divider formed by R and the load resistor  $R_1$ .
- Calculating the output voltage:

$$V_{\rm out} = V_{\rm in} \, \frac{R_{\rm L}}{R_{\rm I} + R}$$

If  $R \leq R_{\rm L}$ , then  $V_{\rm out} = V_{\rm in}$ 



Figure 3.35 Negative clipper with a load

**Example:** A negative clipper shown in Figure 3.35 has an RMS input voltage of 8.5 V, *R* is 5 k $\Omega$ , and the load resistor is 50 k $\Omega$ . What is the peak output voltage for the clipper? (Assuming a silicon diode)

$$\begin{array}{ll} - & \text{Given:} & V_{\text{rms (in)}} = 8.5 \text{ V}, R = 5 \text{ k}\Omega, \text{ and } R_{\text{L}} = 50 \text{ k}\Omega. \\ - & \text{Find:} & V_{\text{pk (out)}} = ? \\ - & \text{Solution:} & \\ & V_{\text{pk (in)}} \text{:} & V_{\text{pk (in)}} = \sqrt{2} \ V_{\text{rms (in)}} = \sqrt{2} \ (8.5 \text{ V}) \approx 12 \text{ V} & V_{\text{pk}} = \sqrt{2} \ V_{\text{rms}} \\ & V_{\text{pk (out)}} \text{:} & V_{\text{pk (out)}} = V_{\text{pk (in)}} \ \frac{R_{\text{L}}}{R_{\text{L}} + R} = 12 \text{ V} \ \frac{50 \text{ k}\Omega}{50 \text{ k}\Omega + 5 \text{ k}\Omega} \approx 10.91 \text{ V} \\ & \text{Positive half-cycle: Vpk (out)} \approx 10.91 \text{ V} \\ & \text{Negative half-cycle: } V_{\text{pk (out)}} = -V_{\text{BR}} = -0.7 \text{ V} \end{array}$$

### **Biased clippers**

- Biased clipper: a clipper circuit that uses a DC voltage source to adjust the limiting level of the output voltage.
- It biases the diode and removes a small portion of positive or negative half cycles of the input voltage.
- The value of the DC voltage source determines the voltage at which the diode begins conducting.

#### **Biased positive and negative clippers**

• Biased positive clipper: a clipper circuit that adjusts the positive half-cycles of the limiting level.



Figure 3.36 Biased positive clipper

#### 70 Understandable electronic devices

- During the positive half-cycle, the sum of the positive-biased voltage E (DC source voltage) and the barrier potential  $V_{\text{BR}}$  will be the output.

$$V_{\text{out}} = E + V_{\text{BR}}$$
 The diode is on.

- During the negative half-cycle: the output is approximate to input.

$$V_{\text{out}} = V_{\text{in}}$$
 The diode is off.

• Biased negative clipper: a clipper circuit that adjusts the negative half-cycles of the limiting level.



Figure 3.37 Biased negative clipper

- During the positive half-cycle, the output is approximate to input.

$$V_{\text{out}} = V_{\text{in}}$$
 The diode is off

 During the negative half-cycle, the sum of a negative-biased voltage (-*E*, DC voltage source voltage) and the negative barrier potential will be the output.

$$V_{\text{out}} = -E - V_{\text{BR}}$$
 The diode is on

#### **Combination clipper**

• Combination clipper: a clipper circuit that adjusts both the positive and negative half-cycles of the limiting level.

Both half-cycles can be adjusted using a single circuit.



Figure 3.38 Combination clipper

• During the positive half-cycle, the sum of the positive-biased voltage E (DC source voltage) and the barrier potential will be the output.

$$V_{\text{out}} = E + V_{\text{BP}}$$
 D1 is on.

• During the negative half-cycle, the sum of a negative-biased voltage (-E) and the negative barrier potential will be the output.

$$V_{\text{out}} = -V_{\text{BS}} - V_{\text{BR}}$$
 D2 is on.

### **Applications of clippers**

- Amplitude selectors
- In power supplies
- In FM transmitters (for removing the excess ripples in the signals)
- To separate synchronizing signals from the composite picture signals
- To clip the excessive noise spikes
- To protect the transistor from transients
- To generate new waveforms or shape the existing waveform, etc.

# 3.4.2 Clampers

### **Diode clamping circuit**

- Clamper: a circuit that adds a DC level to an AC signal and moves the whole signal up or down.
- Clamper vs. clipper They are opposite to each other regarding their working principle.
  - Clipper: used to remove (limit) a portion of an AC signal. (The voltage that is clipped by clipper can change in shape an AC signal + a DC level.)
  - Clamper: used to add (shift) a DC level to an input AC signal. (The output voltage obtained by clamper does not change in shape it moves the whole signal up or down.)

### **Positive clamper**

• A positive clamper is a circuit that shifts an entire input waveform above (a negative peak of the signal is shifted above the *x*-axis).



Figure 3.39 Positive clamper

#### 72 Understandable electronic devices

- During the negative half-cycle, the diode D is FB. The capacitor is charged to input voltage  $V_{\text{pk(in)}}$ . The voltage across the capacitor is the sum of the input voltage and the negative  $V_{\rm BR}$ .
  - \_ The diode D: FB, D is on, C charges.
- The capacitor's voltage:  $V_{\rm C} = V_{\rm pk(in)} V_{\rm BR}$ During the positive half-cycle, the diode D is RB. The output voltage is the sum • of the input voltage and the capacitor's voltage.
  - The diode D: RB. D is off.
  - The output voltage:  $V_{\text{pk(out)}} = V_{\text{C}} + V_{\text{pk(in)}}$

The capacitor holds its changed voltage  $V_{\rm c}$  as a battery in series with an input voltage. The load resistor  $R_1$  must be sufficiently high ( $\tau = R_1 C$ ) to prevent significantly capacitor discharging.

As a result, the output AC voltage shifted upward - shift the input signal •  $(V_{\rm C} + V_{\rm pk(in)}).$ 

# **Negative clamper**

A negative clamper is a circuit that shifts an entire input waveform below a DC voltage (a positive peak of the signal is shifted below the x-axis).



*Figure 3.40* Negative clamper

- During the positive half-cycle, the diode D is FB (it is on). The capacitor's volt-• age is charged to the sum of the input voltage and the negative barrier potential.
  - The diode D: FB, D is on, C charges.
  - $V_{\rm C} = V_{\rm pk(in)} V_{\rm BR}$ The capacitor's voltage: \_

 $(V_C \neq V_{\text{pk(in)}})$ 

- During the negative half-cycle, the diode D is RB (it is off). The output voltage • is the sum of the input voltage and the negative capacitor voltage.
  - The diode D: RB, D is off,
- The output voltage:  $V_{\text{pk(out}}) = -V_{\text{C}} + V_{\text{pk(in)}}$ As a result, the output AC voltage shifted downward shift the input signal  $(-V_{\rm C} + V_{\rm pk(in)}).$

**Example:** A negative clamper shown in Figure 3.40 has a peak negative input voltage of 12 V. What is the RMS output voltage for the clamper? (Assuming a silicon diode)

- Given: 
$$V_{pk (in)} = -12 V$$
  
- Find:  $V_{RMS (out)} = -12 V$   
- Solution:  
 $V_{c}$ :  $V_{c} = V_{pk(in)} - V_{BR} = V_{pk(in)} - 0.7 V$   
 $= -12 V - 0.7 V = -12.7 V$   
 $V_{pk(out)}$ :  $V_{pk(out)} = -V_{c} + V_{pk(in)} = -12.7 V + (-12 V) = -24.7 V$   
 $V_{RMS(out)}$ :  $V_{RMS(out)} = \frac{V_{pk} (out)}{\sqrt{2}} = \frac{-24.7 V}{\sqrt{2}} \approx -17.5 V$   $V_{pk} = \sqrt{2} V_{rms}$ 

#### **Biased clampers**

- Biased clamper: a clamper circuit that uses a DC voltage source to have an additional shift level of the output voltage.
- The working principle of the biased clampers is similar to the biased clippers (a DC voltage source is added to a biased clamper).



Figure 3.41 Biased clamper

#### **Applications of campers**

- Voltage doublers or voltage multipliers
- Test equipment
- Sonar systems
- Baseline stabilizer (in transmitter and receiver)
- To improve reverse recovery time
- To remove distortion
- To protect amplifier (from large errant signals)
- Etc.

# Summary

# DC power supply basics

- DC power supply: a power supply that can produce a constant output DC voltage to its load.
- Composition of a typical DC power supply: a basic DC power supply consists of four basic circuits, i.e. transformer, rectifier, filter, and regulator.
- Transformer: an electrical device formed by two coils that are wound on a common core. It can convert AC electrical energy from input to output.
- Rectifier: a device that converts AC signal to DC signal (a pulsating DC).
- Filter: a circuit that makes certain frequency components of a signal pass from the input and removes any unwanted frequency components.
- Voltage regulator: a circuit that is designed to maintain the output voltage to a constant level despite changes in its input voltage or load.

# **Power supply filters**

- In power supplies, filters are used to smooth out the pulsating DC output obtained from the rectifier circuit.
- A capacitor filter can be used to reduce the AC components and make the output of rectifier smooth at the output.

# Calculating *RC* time constant $\tau$

- *RC* time constant:  $\tau = RC$
- Units:

Second (s)  $\tau = RC$  Farad (F)

# **Ripple voltage**

- Ripple voltage: a small, periodic variation in a DC voltage within a power supply that remains after rectification and filtering of an AC voltage.
- *RC* time constant and ripple voltage
  - $-\tau \uparrow (R \uparrow \text{ or } C \uparrow) \rightarrow \text{ ripple voltage } \downarrow$
  - $-\tau \uparrow (R \downarrow \text{ or } C \downarrow) \rightarrow \text{ripple voltage } \uparrow$

# **Output frequency**

- A filtered full-wave rectifier voltage has much less ripple than a half-wave rectifier voltage.
- The output frequency of a full-wave rectifier is twice that of a half-wave rectifier.
  - Period (T):  $T_{\text{Half}} = 2 T_{\text{Full}}$

- Frequency 
$$(f)$$
:  $f = \frac{1}{T}$ ,  $f_{\text{Full}} = \frac{1}{T_{\text{Full}}} = \frac{1}{\frac{1}{2}T_{\text{Half}}} = 2f_{\text{Half}}$ 

# **Ripple factor**

• Ripple factor (RF):

 $\text{Ripple factor} = \frac{\text{AC component of output (RMS value)}}{\text{DC component of output}} \quad \text{or} \quad \text{RF} = \frac{V_{\text{AC}}}{V_{\text{DC}}} = \frac{I_{\text{AC}}}{I_{\text{DC}}}$ 

- $RF \downarrow \rightarrow$  better filter
- $\tau \uparrow (R \uparrow \text{ or } C \uparrow) \rightarrow \text{RF} \downarrow \rightarrow \text{ripple voltage } \downarrow$

# Surge current

- Surge current (inrush current or switch-on surge): the instantaneous rise current in a short period of time in a power supply at turn-on.
- Filter capacitor and surge current: when a power supply is initially turned on, charging filter capacitor can result in a surge current.
- Use surge-limiting resistor: a resistor in series with the diode can be used to limit surge current.
   Peak secondary voltage -2. V
- Minimum surge resistor value =  $\frac{\text{Peak secondary voltage} 2 V_{\text{BR}}}{\text{Diode max forward surge current (from data sheet)}}$

or 
$$R_{\text{surge}\dagger} = \frac{V_{\text{pk(sec)}} - 2 V_{\text{BR}}}{I_{\text{FSM}}}$$

# **Diode clipping/clamping circuits**

- Clipper (limiter): a circuit that limits or clips off a portion of an input AC signal above or below certain levels.
- Clamper: a circuit that adds a DC level to an AC signal and moves the whole signal up or down.
- Clamper vs. clipper
  - Clipper: used to remove (limit) a portion of an AC signal. (The voltage that is clipped by clipper can change in shape \_ an AC signal + a DC level.)
  - Clamper: used to add (shift) a DC level to an input AC signal. (It moves the whole signal up or down.)

| Name      | Туре                       | Circuit | Formula                                                                                                                                                      |
|-----------|----------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | Positive clipper           |         | - Positive half-cycle: $V_{out} = V_{BR}$<br>- Negative half-cycle: $V_{out} = V_{in}$<br>- V across the load:<br>$V_{out} = V_{in} \frac{R_L}{R_L + R}$     |
| Clipper   | Negative clipper           |         | - Positive half-cycle: $V_{out} = V_{in}$<br>- Negative half-cycle:<br>$V_{out} = -V_{BR}$<br>- V across the load:<br>$V_{out} = V_{in} \frac{R_L}{R_L + R}$ |
| (limiter) | Biased positive<br>clipper |         | - Positive half-cycle:<br>$V_{out} = E + V_{BR}$<br>- Negative half-cycle:<br>$V_{out} = V_{in}$                                                             |
|           | Biased negative<br>clipper |         | - Positive half-cycle:<br>$V_{out} = V_{in}$<br>- Negative half-cycle:<br>$V_{out} = -E - V_{BR}$                                                            |

# Table 3.1 Clippers and clampers

|         | Combination clipper | - Positive half-cycle:<br>$V_{out} = E + V_{BR}$<br>- Negative half-cycle:<br>$V_{out} = -E - V_{BR}$                                              |
|---------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
|         | Positive clamper    | - Negative half-cycle:<br>$V_{\rm C} = V_{\rm pk(in)} - V_{\rm BR}$<br>- Positive half-cycle:<br>$V_{\rm pk(out)} = V_{\rm C} + V_{\rm pk(in)}$    |
| Clamper | Negative clamper    | - Positive half-cycle:<br>$V_{\rm C} = V_{\rm pk(in)} - V_{\rm BR}$<br>- Negative half-cycle:<br>- $V_{\rm pk(out)} = -V_{\rm C} + V_{\rm pk(in)}$ |
|         | Biased clamper      |                                                                                                                                                    |

# Table 3.2 Rectifiers

|                       | Half-wave                                                                                           | Transformer-coupled<br>half-wave                                                                     | Full-wave<br>center-tapped                                                                           | Full-wave bridge                                                                                     |
|-----------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| Circuit               |                                                                                                     |                                                                                                      |                                                                                                      |                                                                                                      |
| Waveform              |                                                                                                     |                                                                                                      |                                                                                                      |                                                                                                      |
| Operation             | (+) half-cycle: D – FB<br>(–) half-cycle: D – RB                                                    | (+) half-cycle: D – FB<br>(–) half-cycle: D – RB                                                     | (+) half-cycle: $D_1 - FB$<br>$D_2 - RB$<br>(-) half-cycle: $D_2 - FB$<br>$D_1 - RB$                 | (+) half-cycle: $D_1 D_4 - FB$<br>$D_2 D_3 - RB$<br>(-) half-cycle: $D_2 D_3 - FB$<br>$D_1 D_4 - RB$ |
| V <sub>pk(out)</sub>  | $V_{\rm pk(out)} = V_{\rm pk(in)} - V_{\rm BR}$                                                     | $V_{\rm pk(out)} = V_{\rm pk(sec)} - V_{\rm BR}$                                                     | $V_{\rm pk(out)} - = \frac{1}{2}V_{\rm sec} - V_{\rm BR}$                                            | $V_{\rm pk(out)} = V_{\rm pk(sec)} - 2 V_{\rm BR}$                                                   |
| $V_{_{\mathrm{avg}}}$ | $V_{\text{avg}} = \frac{V_{\text{pk(out)}}}{\pi}$ $V_{\text{avg}} \approx 0.318 V_{\text{pk(out)}}$ | $V_{\text{avg}} = \frac{2V_{\text{pk(out)}}}{\pi}$ $V_{\text{avg}} \approx 0.318 V_{\text{pk(out)}}$ | $V_{\text{avg}} = \frac{2V_{\text{pk(out)}}}{\pi}$ $V_{\text{avg}} \approx 0.638 V_{\text{pk(out)}}$ | $V_{\text{avg}} = \frac{2V_{\text{pk(out)}}}{\pi}$ $V_{\text{avg}} \approx 0.638V_{\text{pk(out),}}$ |
| PIV                   | $PIV = V_{pk(in)}$                                                                                  | $PIV = V_{pk(sec)}$                                                                                  | $\mathrm{PIV} = V_{\mathrm{pk(sec)}} \Box V_{\mathrm{BR}}$                                           | $PIV = V_{pk (out)} + V_{BR}$                                                                        |

# Self-test

- **3.1 1.** A basic DC power supply consists of four basic circuits, i.e. transformer, ( ), filter, and regulator.
  - 2. A voltage ( ) is a circuit that is designed to maintain the output voltage to a constant level despite changes in its input voltage or load.
  - **3.** A ( ) is most commonly used to raise or reduce the output voltage of the circuits.
  - **4.** A ( ) transformer is designed to provide two separate and equal secondary voltages.
  - 5. The peak inverse voltage (PIV) is the maximum voltage a diode can withstand in the ( )-biased direction.
  - 6. Determine the peak value of the output voltage and the PIV for Figure 3.41, if the turns ratio of the transformer is 0.5 and the peak input voltage is 110 V.

(A silicon diode)



Figure 3.42 Ch 3 - No. 6, self-test

- **3.2 7.** The output voltage of a center-tapped full-wave rectifier is always one-half of the total ( ) voltage less the diode drop.
  - 8. Determine the peak secondary voltage, the peak output voltage, the PIV, and the average output voltage for the circuit in Figure 3.42, if the turns ratio of the transformer is 2 (1:2) and the peak input voltage is 120 V. (Assuming two silicon diodes)



Figure 3.43 Ch 3 - No. 8, self-test

#### 80 Understandable electronic devices

**9.** Determine the peak output voltage and the PIV for the bridge rectifier circuit in Figure 3.44, if the turns ratio of the transformer is 2 (1:2) and the peak input voltage is 120 V. (Four silicon diodes)



Figure 3.44 No. 9, self-test

- **3.3 10.** In power supplies, filters are used to smooth out the pulsating ( ) output obtained from the rectifier circuit.
  - **11.** A capacitor ( ) can be used to reduce the AC components and make the output of rectifier smooth.
  - **12.** The ( ) of the *R* and *C* is called the *RC* time constant.
  - **13.** High *RC* time constant  $\tau$  leads to a ( ) charging or discharging time.
  - **14.** High *RC* time constant  $\tau$  leads to a ( ) ripple of the output voltage.
  - **15.** The ( ) factor is the ratio of the AC component's RMS to the DC component of the output voltage.
- **3.4 16.** The ( ) is a circuit that limits or clips off a portion of an input AC signal above or below certain levels.
  - 17. A negative clipper shown in Figure 3.45 has an RMS input voltage of 6.5 V,  $R_1$  is 4 k $\Omega$ , and the load resistor is 40 k $\Omega$ . What is the peak output voltage for the clipper? (Assuming a silicon diode)



Figure 3.45 Ch 3 - No. 17, self-test

- **18.** A ( ) clipper is a clipper circuit that uses a DC voltage source to adjust the limiting level of the output voltage.
- **19.** A biased ( ) clipper is a clipper circuit that adjusts the negative halfcycles of the limiting level.

- **20.** A ( ) clipper is a clipper circuit that adjusts both the positive and negative half-cycles of the limiting level.
- **21.** A ( ) is a circuit that adds a DC level to an AC signal and moves the whole signal up or down.
- **22.** A negative clamper shown in Figure 3.46 has a peak input voltage of 10 V. What is the RMS output voltage for the clamper? (Assuming a silicon diode)



Figure 3.46 Ch 3 - No. 22, self-test

**23.** A biased clamper is a clamper circuit that uses a ( ) voltage source to have an additional shift level of the output voltage.

This page intentionally left blank

# Chapter 4

# **Bipolar junction transistors**

#### **Chapter outline**

| 4.1. | Introduction to bipolar junction transistor |    |
|------|---------------------------------------------|----|
|      | 4.1.1. Bipolar junction transistor (BJT)    |    |
|      | 4.1.2. Transistor parameters                |    |
| 4.2. | DC analysis of a BJT circuit                |    |
|      | 4.2.1. DC analysis                          |    |
|      | 4.2.2. BJT characteristic curves            |    |
|      | 4.2.3. Distinct regions of collector curves | 94 |
| 4.3. | Transistors as amplifiers and switches      |    |
|      | 4.3.1. Transistor as an amplifier           |    |
|      | 4.3.2. Transistor switching circuit         |    |
| Sum  | mary                                        |    |
|      | test                                        |    |
|      |                                             |    |

# 4.1 Introduction to bipolar junction transistor

# 4.1.1 Bipolar junction transistor (BJT)

# **Introduction to transistors**

- Transistor: a three-terminal semiconductor component that can work either to amplify electrical signals (amplifier) or in a high-speed switching circuit (switch).
- Types of transistors
  - Bipolar junction transistor (BJT): a current-controlled transistor that uses both electrons and holes charge carriers to conduct current.
  - Field-effect transistor (also known as unipolar transistor): a voltagecontrolled transistor that uses electrons or holes charge carriers in their operation.

# **Types of BJTs**

- BJTs are available in PNP and NPN types.
- NPN transistor: a transistor in which one P-type semiconductor layer is placed between two N-type semiconductor layers, and electrons are the majority charge carriers.

#### 84 Understandable electronic devices

Unlike a normal P-N junction diode, the transistor has two P-N junctions.



Figure 4.1(a)NPN bipolarFigure 4.1(b)TwoFigure 4.1(c)NPNjunction transistorP-N junctionsBJT symbol

• PNP transistor: a transistor in which one N-type semiconductor layer is placed between two P-type semiconductor layers, and holes are the majority charge carriers.

The direction of the "arrow" specifies the type of BJT.





*Figure 4.2(a) PNP bipolar junction transistor* 

Figure 4.2(b) Two PN junctions

Figure 4.2(c) PNP BJT symbol

### **BJT** – basic structure

- A BJT has three layers (three regions)
  - Collector
  - Base
  - Emitter



Figure 4.3 NPN BJT structure

- A BJT has two P–N junctions:
  - Base emitter junction
  - Base collector junction

• The base region is very thin and lightly doped.



Figure 4.4 The base region is very thin

#### **BJT** biasing

- Biasing: establishing predetermined voltages or currents in an electronic circuit.
- BJT bias: to operate a BJT as an amplifier
  - the B-E junction should be forward biased ( $V_{\text{BE}} \approx V_{\text{BR}}$ ).

 $V_{\rm BR} = 0.7$  V for Si or 0.3 V for Ge

- the C–B junction should be reverse biased.

#### **BJT currents**

- Emitter current  $I_{\rm E}$ : the forward bias causes the electrons in the emitter to flow toward the base.
- Baser current  $I_{\rm B}$ : the base is thin and lightly doped, only a few of the electrons from the emitter into the base will combine with limited holes. This produces the very small base current  $I_{\rm B}$ .
- Collector current  $I_c$ : most of the electrons entering the base region will flow toward the collector.

The B–C junction is designed to handle a large amount of reverse current without damage to the junction (it behaves as a Zener diode).



Figure 4.5 BJT currents

#### **Emitter current**

- NPN transistor:
- PNP transistor:

$$\begin{split} I_{\rm E} &= I_{\rm C} + I_{\rm B} \\ I_{\rm E} &\approx I_{\rm C} \\ I_{\rm E} &= I_{\rm C} + I_{\rm B} \\ I_{\rm E} &\approx I_{\rm C} \end{split}$$

KCL:  $\sum I_{in} = \sum I_{out}$  $I_{B}$  is very small.





Figure 4.6a NPN transistor

Figure 4.6b PNP transistor

### 4.1.2 Transistor parameters

#### Alpha and beta parameters

- Signal gain (amplification factor): the amplified difference between the input and output AC signals.
  - It is a measure of the amount an amplifier "amplifies" the input signal.
  - It is the ratio of the output signal and the input signal: Gain =  $\frac{\text{output}}{1}$

input

- Transistor alpha ( $\alpha$ ) and beta ( $\beta$ ) parameters: the current gains of a BJT transistor.
  - Alpha ( $\alpha$ ): the ratio of the collector current to the emitter current. It is always less than 1.

$$\alpha = \frac{\text{collector current}}{\text{emitter current}} < 1$$

The collector current is the output, and the emitter current is the input.

- Beta ( $\beta$ ): the ratio of the emitter current to the base current. It is always great than 1.

$$\beta = \frac{\text{emitter current}}{\text{base current}} > 1$$

The emitter current is the output, and the base current is the input.

### DC current gain of a transistor

• DC current gain alpha ( $\alpha_{DC}$ ): the ratio of the DC collector current  $I_C$  to the DC emitter current  $I_F$ .

$$\alpha_{\rm DC} = \frac{I_{\rm C}}{I_{\rm E}}$$

- DC current gain beta ( $\beta_{DC}$ ): the ratio of the DC collector current  $I_{C}$  to the DC base current  $I_{B}$  (it is also called collector efficiency).  $\beta_{DC} = \frac{I_{C}}{I_{B}}$
- Hybrid parameter ( $h_{\rm FE}$ ): it is the same as the DC beta  $\beta_{\rm DC}$  but is more widely used in transistor datasheets.

 $h_{\rm FE}$ : F – forward bias; E – common emitter configuration

**Example**: A transistor operates with a base current of 2 mA and an emitter current of 200 mA. Determine the DC current gains beta ( $\beta_{\rm DC}$ ) and alpha ( $\alpha_{\rm DC}$ ).

- Given:  $I_{\rm B} = 2 \text{ mA and } I_{\rm E} = 200 \text{ mA}.$
- Find:  $\alpha_{\rm DC}$  and  $\beta_{\rm DC}$ .
- Solution:

$$\alpha_{\rm DC}: \quad \alpha_{\rm DC} = \frac{I_{\rm c}}{I_{\rm E}} = \frac{I_{\rm E} - I_{\rm B}}{I_{\rm E}} = \frac{200 \text{ mA} - 2 \text{ mA}}{200 \text{ mA}} = 0.99 \quad (<1) \quad I_{\rm E} = I_{\rm C} + I_{\rm B}, I_{\rm C} = I_{\rm E} - I_{\rm B}$$
$$\beta_{\rm DC}: \quad \beta_{\rm DC} = \frac{I_{\rm C}}{I_{\rm B}} \approx \frac{I_{\rm E} - I_{\rm B}}{I_{\rm B}} = \frac{200 \text{ mA} - 2 \text{ mA}}{2 \text{ mA}} = 99 \quad (>1)$$

# The relationship between alpha ( $\alpha_{\rm DC}$ ) and beta ( $\beta_{\rm DC}$ )

 $\alpha_{\rm DC} = \frac{\beta_{\rm DC}}{\beta_{\rm DC} + 1}$ •  $\alpha_{\rm DC}$ :  $I_{\rm E} = I_{\rm C} + I_{\rm B}, \qquad \qquad \frac{I_{\rm E}}{I_{\rm C}} = \frac{I_{\rm C}}{I_{\rm C}} + \frac{I_{\rm B}}{I_{\rm C}}$ Derive: Divide by  $I_{c}$  $\alpha_{\rm DC} = \frac{I_C}{I_c}, \quad \beta_{\rm DC} = \frac{I_C}{I_c}$  $\frac{I_{\rm E}}{I_{\rm c}} = 1 + \frac{I_{\rm B}}{I_{\rm c}}, \qquad \frac{1}{\alpha_{\rm DC}} = 1 + \frac{1}{\beta_{\rm DC}}$  $\frac{1}{\alpha_{DC}} = \frac{\beta_{DC} + 1}{\beta_{DC}}, \qquad \alpha_{DC} = \frac{\beta_{DC}}{\beta_{DC} + 1}$ •  $\beta_{\rm DC}$ :  $\beta_{\rm DC} = \frac{\alpha_{\rm DC}}{1 - \alpha_{\rm DC}}$ Derive:  $\alpha_{\rm DC} = \frac{\beta_{\rm DC}}{\beta_{\rm DC} + 1}$  $\alpha_{\rm DC}(\beta_{\rm DC}+1) = \beta_{\rm DC}$  $\alpha_{\rm DC}\beta_{\rm DC} + \alpha_{\rm DC} = \beta_{\rm DC}$  $\alpha_{\rm DC} = \beta_{\rm DC} - \alpha_{\rm DC} \beta_{\rm DC}$ Subtract  $\alpha_{\rm DC}\beta_{\rm DC}$  $\alpha_{\rm DC} = \beta_{\rm DC} (1 - \alpha_{\rm DC})$ Factor out  $\beta_{\rm DC}$  $\beta_{\rm DC} = \frac{\alpha_{\rm DC}}{1 - \alpha_{\rm DC}}$ Divide by  $(1 - \alpha_{\rm DC})$  **Example**: A transistor operates with a base current of 70  $\mu$ A and a collector current of 6 mA. Determine the DC current gains beta  $\beta_{DC}$  and alpha  $\alpha_{DC}$ .

- Given:  $I_{\rm B} = 70 \ \mu \text{A}, \quad I_{\rm C} = 6 \ \text{mA}$
- Find:  $\beta_{\rm DC}$  and  $\alpha_{\rm DC}$
- Solution:

$$\beta_{\rm DC}$$
:  $\beta_{\rm DC} = \frac{I_{\rm C}}{I_{\rm B}} = \frac{6 \text{ mA}}{70 \ \mu \text{A}} = \frac{6 \text{ mA}}{0.07 \text{ mA}} \approx 85.7$  Milli: 10<sup>-3</sup>; Micro ( $\mu$ ): 10<sup>-6</sup>

 $\alpha_{\rm DC}$ :

$$a_{\rm DC} = \frac{\beta_{\rm DC}}{\beta_{\rm DC} + 1} = \frac{85.7}{85.7 + 1} \approx 0.989$$

### Beta curve

- $\beta_{DC}$  and temperature: the DC current gain ( $\beta_{DC}$ ) is influenced not only by collector current ( $I_c$ ) but also by temperature (T).
- Beta varies with both:
  - junction temperature (T)
  - collector current  $(I_c)$
- $I_{c}$  plots have different curves for different temperatures.



Figure 4.7 Beta curves

# The relationship between $I_{c}$ , T, and $\beta_{DC}$

• If the collector current  $(I_c)$  increases (the junction temperature *T* does not change), the DC current gain  $(\beta_{DC})$  will increase. But when  $\beta_{DC}$  reaches the maximum value, the increasing collector current  $(I_c)$  will cause the DC current gain  $(\beta_{DC})$  decrease.

$$I_{\rm C} \uparrow (\vec{T}) \to \beta_{\rm DC} \uparrow \to {\rm maximum} \to I_{\rm C} \uparrow \to \beta_{\rm DC} \downarrow$$

• If the junction temperature (*T*) increases (the collector current  $I_{\rm C}$  does not change), the DC current gain ( $\beta_{\rm DC}$ ) will increase.

$$T \uparrow \left( \overrightarrow{I_c} \right) \to \beta_{\rm DC} \uparrow$$

# **Maximum ratings of transistors**

- Maximum ratings: the upper limit of usage conditions or the highest values that must not be exceeded during operation.
- Maximum transistor ratings: the maximum allowable current, voltage, power dissipation, etc.

Understanding maximum ratings are critical to the reliable operation of transistors.

- Maximum transistor ratings in the datasheet:
  - Maximum DC voltage across the collector base:  $V_{CBO}$
  - Maximum DC voltage across the collector emitter:  $V_{CEO}$
  - Maximum DC voltage across the base emitter: V<sub>BEO</sub>
     Voltages given in the V--o form are usually maximum ratings.
  - Maximum DC collector current:  $I_{C(max)}$
  - Maximum DC power dissipation:  $P_{D \text{ (max)}}$ The product of  $I_{C}$  and  $V_{CE}$  cannot be maximum at the same time. P = IV



Figure 4.8 BJT voltages and currents

# 4.2 DC analysis of a BJT circuit

# 4.2.1 DC analysis

### DC voltages and currents

- DC analysis: analyzes and calculates the behavior of a circuit when the circuit is connected only with DC sources.
- Common emitter configuration: the emitter (*E*) of the transistor is common in both input (base emitter) and output circuit (collector emitter).



Figure 4.9(a) Common emitter configuration



 $V_{\text{CBO}} = V_{\text{CB (max)}}$  $V_{\text{CEO}} = V_{\text{CE (max)}}$  $V_{\text{BEO}} = V_{\text{BE (max)}}$ 

# 90 Understandable electronic devices

| Table 4.1 | DC voltages and | currents in a BJT circuit |
|-----------|-----------------|---------------------------|
|-----------|-----------------|---------------------------|

| DC current         |                | DC voltage                   |                 |
|--------------------|----------------|------------------------------|-----------------|
| Base current:      | $I_{\rm B}$    | Base – emitter voltage:      | $V_{\rm BE}$    |
| Emitter current:   | $I_{\rm E}$    | Collector – base voltage:    | V <sub>CB</sub> |
| Collector current: | I <sub>C</sub> | Collector – emitter voltage: | V <sub>CE</sub> |

# Calculating DC voltages and currents

| • | Base current $I_{\rm B}$ :               | $I_{\rm B} = \frac{V_{\rm BB} - V_{\rm BE}}{R_{\rm B}}$                                                                                                  |
|---|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Derive:                                  | $V_{\rm RB} = V_{\rm BB} - V_{\rm BE}$ $V_{\rm RB}$ : the voltage across $R_{\rm B}$<br>$I_{\rm B} R_{\rm B} = V_{\rm BB} - V_{\rm BE}$                  |
|   |                                          | $I_{\rm B} = \frac{V_{\rm BB} - V_{\rm BE}}{R_{\rm B}}$ Divide both sides by $R_{\rm B}$                                                                 |
| • | Emitter current $I_{\rm E}$ :            | $I_{\rm E} = I_{\rm C} + I_{\rm B} \approx I_{\rm C}$ or $I_{\rm E} = \frac{I_{\rm C}}{\alpha_{\rm DC}}$ $\alpha_{\rm DC} = \frac{I_{\rm C}}{I_{\rm E}}$ |
| • | Collector current $I_{\rm C}$ :          | $I_{\rm C} = \beta_{\rm DC} I_{\rm B} \qquad \qquad \beta_{\rm DC} = \frac{I_{\rm C}}{I_{\rm B}}$                                                        |
| • | Base-emitter voltage $V_{\rm BE}$ :      | $V_{\rm BE} \approx V_{\rm RB}$ $V_{\rm BR} = 0.7 \text{ V for Si or } 0.3 \text{ V for Ge}$                                                             |
| • | Collector-emitter voltage $V_{\rm CE}$ : | $V_{\rm CE} = V_{\rm CC} - I_{\rm C}R_{\rm C}$ KVL: $V_{\rm CC} = I_{\rm C}R_{\rm C} + V_{\rm CE}$                                                       |
| • | Collector-base voltage $V_{\rm CB}$ :    | $V_{\rm CB} = V_{\rm CE} - V_{\rm BE}$ KVL: $V_{\rm CE} = V_{\rm CB} + V_{\rm BE}$                                                                       |

Table 4.2 DC currents and voltages

| DC                       | current                                                 | DC voltage                                                                                                                                          |
|--------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| $I_{\rm B}$ :            | $I_{\rm B} = \frac{V_{\rm BB} - V_{\rm BE}}{R_{\rm B}}$ | $V_{\rm CE}:  V_{\rm CE} = V_{\rm CC} - I_{\rm C} R_{\rm C}$                                                                                        |
| $\overline{I_{\rm C}}$ : | $I_{\rm C} = \beta_{\rm DC} I_{\rm B}$                  | $V_{\rm CB}:  V_{\rm CB} = V_{\rm CE} - V_{\rm BE}$                                                                                                 |
| $\overline{I_{\rm E}}$ : | $I_{\rm E} = I_{\rm C} + I_{\rm B} \approx I_{\rm C}$   | $V_{\rm BE}:  V_{\rm BE \approx} V_{\rm BR} = 0.7  \text{V} \qquad \text{(Si.)}$ $V_{\rm BE \approx} V_{\rm BR} = 0.3  \text{V} \qquad \text{(Ge)}$ |

### DC analysis of a BJT circuit - an example

**Example**: A common emitter circuit has an  $R_{\rm B}$  of 12 k $\Omega$ ,  $R_{\rm C}$  of 150  $\Omega$ , supply voltage  $V_{\rm BB}$  of 4 V,  $V_{\rm CC}$  of 12 V, and  $\beta_{\rm DC}$  of 130. Determine the DC currents  $I_{\rm B}$ ,  $I_{\rm C}$ ,  $I_{\rm E}$ , and the DC voltages  $V_{\rm CE}$  and  $V_{\rm CB}$ . (Assuming a silicon transistor)



*Figure 4.10 Common emitter – an example* 

- Given:  $R_{\rm B} = 12 \text{ k}\Omega$ ,  $R_{\rm C} = 150 \Omega$ ,  $V_{\rm BB} = 4 \text{ V}$ ,  $V_{\rm CC} = 12 \text{ V}$ ,  $\beta_{\rm DC} = 130$
- Find:  $I_{\rm B}, I_{\rm C}, I_{\rm E}, V_{\rm CE}$ , and  $V_{\rm CB}$ .
- Solution:

$$I_{\rm B}: \qquad I_{\rm B} = \frac{V_{\rm BB} - V_{\rm BE}}{R_{\rm B}} = \frac{4 \text{ V} - 0.7 \text{ V}}{12 \text{ k}\Omega} \qquad \qquad V_{\rm BE} \approx V_{\rm BR} = 0.7 \text{ V}$$
$$= 0.275 \text{ mA} = 275 \text{ mA} \qquad \qquad \text{Milli: } 10^{-3} \text{ Micro}(u) : 10^{-6} \text{ Micro}(u) = 10^{-6} \text{ M$$

$$I_{c}: I_{c} = \beta_{Dc} I_{B} = (130) (275 \,\mu\text{A}) = 35,750 \,\mu\text{A} = 35.75 \,m\text{A}$$

$$I_{E}: I_{E} = I_{C} + I_{B} = 35,750 \,\mu\text{A} + 275 \,\mu\text{A} = 36,025 \,\mu\text{A} = 36.025 \,m\text{A}$$

$$I_{E} \approx I_{C}$$

$$V_{CE}: V_{CE} = V_{CC} - I_{C}R_{C} = 12 \,\text{V} - (35.75 \,\text{mA}) (150 \,\Omega)$$

$$= 12 \,\text{V} - 5365.2 \,\text{mV} \approx 12 \,\text{V} - 5.3652 \,\text{V} \approx 6.635 \,\text{V}$$

$$V_{CB}: V_{CB} = V_{CE} - V_{BE} = 6.635 \,\text{V} - 0.7 \,\text{V} = 5.935 \,\text{V}$$

### 4.2.2 BJT characteristic curves

#### **BJT curves**

- Transistor characteristics: curves which are drawn between currents and voltages of a transistor in the given configuration.
- Input and output characteristic curves of a transistor:
  - Input characteristics (base curve): the graph of the base current  $I_{\rm B}$  versus the emitter-base voltage  $V_{\rm BE}$  (for specified values of the collectoremitter voltage  $V_{\rm CE}$ ).





Figure 4.11(a) Input characteristics

Figure 4.11(b) Base curves

- Output characteristics (collector curve): the graph of the collector current  $I_{\rm C}$  versus the collector-emitter voltage  $V_{\rm CE}$  (for specified values of the base current  $I_{\rm p}$ ).



Figure 4.12 Output characteristics

A family curves of  $I_{c}$  versus  $V_{cE}$ 

# Family of collector characteristic curves

- Family of collector curves:  $I_{\rm C}$  versus  $V_{\rm CE}$  for different values of the base current  $I_{\rm B}$ .
- Change in  $V_{\rm BB}$  causes a change in  $I_{\rm B}$ .  $V_{\rm BB} \rightarrow J_{\rm B}$ Each curve in this family shows the dependence of  $I_{\rm C}$  on  $V_{\rm CE}$  when  $I_{\rm B}$  has a constant value.

# **Generate collector curves**

- Collector curves can be generated by using a circuit shown in Figure 4.13 (both
- $V_{\rm BB}$  and  $V_{\rm CC}$  are adjustable source voltages). When  $V_{\rm CC} = 0$ :  $V_{\rm CE} = 0$ ,  $I_{\rm C} = 0$



Figure 4.13 Generate collector curves

• When  $V_{CC}$  is increased,  $I_C$  increases gradually as  $V_{CE}$  increases.

When 
$$V_{\rm CC}\uparrow$$
:  $V_{\rm CE}\uparrow \rightarrow I_{\rm C}\uparrow$ 

• When  $V_{\rm CE}$  exceeds  $V_{\rm BR}$  (such as 0.7 V for Si), the B–C junction becomes reverse biased,  $I_{\rm C}$  remains constant (for a given value of  $I_{\rm B}$ ) as  $V_{\rm CE}$  continues to increase.

When 
$$V_{CE} \ge V_{BR}$$
:  $V_{CE} \uparrow \rightarrow I_C$   $\overline{I_c} = \overline{\beta_{DC}} \overline{I_B}$ 

• When  $V_{CE}$  reaches a sufficiency high value, the reverse-biased B–C junction goes into breakdown, and  $I_{C}$  increases shapely.

When 
$$V_{CE} \uparrow \geq V_{CE(max)} \rightarrow \text{breakdown} \rightarrow I_C \uparrow$$



Figure 4.14 Collector curve

#### BJT - switch and amplifier

- The transistors have two basic functions: "switching" (switch) or "amplification" (amplifier).
- The transistors can operate in three different regions: the cutoff region, saturation region, and active region.



Figure 4.15 Three regions

# 4.2.3 Distinct regions of collector curves

### **BJT regions of collector curves**

 Cutoff region: both B–E and B–C junctions are reverse biased and have almost no current flows (only very small reverse leakage current). The BJT acts as an open switch.

 $V_{\rm BB} = 0, \qquad I_{\rm B} \approx 0 \qquad (I_{\rm B} = I_{\rm BCO}) \qquad \qquad V_{\rm BE} < V_{\rm RB} \,({\rm RB})$ 

 $I_{\rm BCO}$  is a very small reverse leakage current between C and B (due to thermally produced minority carriers).

$$-I_{\rm C} \approx 0 \qquad (I_{\rm C} = I_{\rm CEO})$$

 $I_{\rm CEO}$  is a very small reverse leakage current between the collector and the emitter.

- BJT  $\approx$  an open switch
- Saturation region: both B–E junction and C–B junction are forward biased. High  $I_{\rm C}$  flows through BJT and reaches a maximum level (it hits a limit). The transistor acts as a closed switch.
  - $V_{CE} < V_{CE(sat)} \text{ or } V_{BR}: I_B^{\uparrow} \rightarrow I_C^{\uparrow} \qquad I_C = \beta_{DC} I_B, I_B \text{ is dependent on } I_B \text{ and } \beta_{DC}.$  $V_{CE(sat)}: \text{ the saturation voltage between the collector and emitter terminals.}$
  - $V_{\rm CE} = V_{\rm CE(sat)} \text{ or } V_{\rm BR}; \quad I_{\rm B} \uparrow \rightarrow \overrightarrow{I_{\rm C}} = I_{\rm C(sat)} \qquad \qquad I_{\rm C} = \beta_{\rm DC} I_{\rm B} \text{ no longer holds true.}$ 
    - $\circ$   $I_{C(sat)}$ : the collector saturation current
    - When  $V_{\rm CE}$  reaches its saturation value  $V_{\rm CE(sat),} I_{\rm C}$  can increase no further even with a continued increase in  $I_{\rm B}$ .
  - BJT  $\approx$  a closed switch
- Active (linear) region: the B–E junction is forward biased, and the C–B junction is reverse biased.  $I_c$  is  $\beta$  times  $I_B$ . The transistor acts as an amplifier.
  - $\begin{array}{ll} & V_{\rm CE} > V_{\rm BR}; & V_{\rm CC} \uparrow \rightarrow V_{\rm CE} \uparrow \rightarrow I_{\rm C} \, {\rm slightly} \uparrow & I_{\rm C} \, {\rm slightly increases at certain} \, I_{\rm B}, \\ & I_{\rm B} \uparrow; & I_{\rm B} \uparrow \rightarrow I_{\rm C} \uparrow & I_{\rm C} = \beta_{\rm DC} I_{\rm B}, \, I_{\rm B} \, {\rm controls} \, I_{\rm C} {\rm a \ family \ curves} \\ & V_{\rm CE(sat)} < V_{\rm CE} < V_{\rm CE(max)} \end{array}$

 $V_{\rm CE(max)}$ : the maximum voltage between the collector and emitter.

• Breakdown region:  $V_{\rm CC}$  is so large that the C–B junction breaks down, causing a large  $I_{\rm C}$  to flow and damage to the transistor.

$$V_{\rm CC} \uparrow \uparrow \rightarrow V_{\rm CE} \uparrow \uparrow \geq V_{\rm CE\,(max)} \rightarrow I_{\rm C} \uparrow \uparrow \rightarrow \text{breakdown}$$

| Region     | Bias                | Condition                                                                                                                                                                                                              | I <sub>c</sub>                         | Acts as                 |
|------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------|
| Cutoff     | C–B: RB;<br>B–E: RB | $\begin{array}{l} V_{\rm BE} < V_{\rm RB},  I_{\rm B} \approx 0, \ I_{\rm C} \approx 0\\ (I_{\rm B} = I_{\rm BCO},  I_{\rm C} = I_{\rm CEO}) \end{array}$                                                              | $I_{\rm C} \approx 0$                  | An open switch<br>(off) |
| Saturation |                     | $ \begin{array}{c} V_{\rm CE} < V_{\rm BR}; & I_{\rm B} \uparrow \rightarrow I_{\rm C} \uparrow \\ V_{\rm CE} = V_{\rm BR}; & I_{\rm B} \uparrow \rightarrow \uparrow \rightarrow \overrightarrow{I_{C}} \end{array} $ | $I_{\rm C} = I_{\rm C \ (sat)}$        | A closed switch<br>(on) |
| Active     | C–B: RB;<br>B–E: FB |                                                                                                                                                                                                                        | $I_{\rm C} = \beta_{\rm DC} I_{\rm B}$ | An amplifier            |

Table 4.3 BJT regions of operation

# Transistor DC load line analysis

• DC load line: a line drawn on the collector characteristic curve by connecting the cutoff and saturation points.



Figure 4.16 DC load line

• Saturation point: a point at which corresponds to the maximum possible value of  $I_{\rm C}$  and the minimum  $V_{\rm CE}$  value.

$$V_{\rm CE} = V_{\rm CE \, (sat)}, \qquad I_{\rm C} = I_{\rm C(max)}$$

• Cutoff point: a point at which corresponds to the maximum possible value of  $V_{CE}$  and the minimum  $I_C$  value.

- The region between cutoff and saturation is known as an active region.
- The DC load line is the locus of all possible operating points at which BJT remains in the active region.

**Example:** Determine if the BJT in Figure 4.17 is saturated for the following values:  $R_2$  is 20 k $\Omega$ ,  $R_1$  is 3 k $\Omega$ ,  $V_{BB}$  is 4 V,  $V_{CC}$  is 12 V,  $\beta_{DC}$  is 50, and  $V_{CE(max)}$  is 0.1 V. (Assuming a silicon transistor)



Figure 4.17 Common emitter – saturated?

- Given:  $R_{\rm B} = 20 \text{ k}\Omega$ ,  $R_{\rm C} = 3 \text{ k}\Omega$ ,  $V_{\rm BB} = 4 \text{ V}$ ,  $V_{\rm CC} = 12 \text{ V}$ ,  $\beta_{\rm DC} = 50$ ,  $V_{\rm CE(sat)} = 0.1 \text{ V}$  $R_{\rm B} = R_2 R_{\rm C} = R_1$
- Find:  $I_{C (sat)}$  and  $I_{C}$  (Check  $I_{C}$ , if  $I_{C} > I_{C (sat)} \rightarrow$  it is saturated) • Solution:  $I_{C} (sat) = \frac{V_{CC} - V_{CE(sat)}}{R_{C}};$   $I_{C} = \beta_{DC} I_{B}^{?} \leftarrow I_{B} = \frac{V_{BB} - V_{BE}}{R_{B}}$   $I_{C} (sat):$   $I_{C} (sat) = \frac{V_{CC} - V_{CE(sat)}}{R_{C}}$   $V_{CE} = V_{CC} - I_{C} R_{C}$   $= \frac{12 \text{ V} - 0.1 \text{ V}}{3 \text{ k}\Omega} \approx 3.97 \text{ mA}$  Kilo: 10<sup>3</sup>; Milli: 10<sup>-3</sup>  $I_{B}:$   $I_{B} = \frac{V_{BB} - V_{BE}}{R_{B}} = \frac{4 \text{ V} - 0.7 \text{ V}}{20 \text{ k}\Omega} = 0.165 \text{ mA}$   $V_{BB} = I_{B} R_{B} + V_{BE}$   $I_{C}:$   $I_{C} = \beta_{DC} I_{B} = (50) (0.165 \text{ mA}) = 8.25 \text{ mA}$ Saturation?  $I_{C} > I_{C (sat)} \rightarrow$  Saturated

#### 4.3 Transistors as amplifiers and switches

#### 4.3.1 Transistor as an amplifier

#### **BJT** amplifier

- The BJT acts as amplifiers and switches
  - A transistor in the active (linear) region can work as an amplifier.
  - A transistor in the saturation or cutoff regions can work as a switch.

• Amplifier: an electronic device that produces an output that is larger than the input. It increases the amplitude of signals (voltage, current, power, etc.).



Figure 4.18 Amplifier

• DC and AC quantities: a BJT amplifier circuit has both DC and AC quantities associated with it and has a combination of both DC and AC operation.

#### Voltage and current notation (in this book)

• DC quantities use capital letters with capital subscripts.

**Example**:  $I_{\rm B}$ ,  $I_{\rm C}$ ,  $I_{\rm E}$ ,  $V_{\rm CE}$ ,  $V_{\rm CB}$ ,  $V_{\rm BE}$ , ...

• AC quantities use lowercase letters with capital subscripts (except  $r_{o}$ ).

**Example**:  $i_{\rm B}$ ,  $i_{\rm C}$ ,  $i_{\rm E}$ ,  $v_{\rm CE}$ ,  $v_{\rm BE'}$ ,  $v_{\rm CB}$ ,  $r_{\rm e}$ , ...

• Instantaneous quantities are represented by lowercase letters with lowercase subscripts.

**Example**:  $i_c$ ,  $i_e$ ,  $v_c$ ,  $v_{ce}$ , ...

Table 4.4 Voltage and current notation

| Quantity      | Letter    | Subscript                 | Example                                       |
|---------------|-----------|---------------------------|-----------------------------------------------|
| DC            | Capital   | Capital                   | $I_{\rm B}, I_{\rm C}, V_{\rm CE}$            |
| AC            | Lowercase | Capital (except $r_{e}$ ) | $i_{\rm B}, i_{\rm C}, v_{\rm CE,} r_{\rm e}$ |
| Instantaneous | Lowercase | Lowercase                 | $i_{\rm c}, i_{\rm e}, v_{\rm c}, v_{\rm ce}$ |

# **BJT AC analysis**

- Transistor modeling: use an equivalent circuit (model) to represent the AC characteristics of the transistor.
- AC equivalent circuit: an AC equivalent circuit can be made by reducing all DC sources to zero (short circuit all DC voltage sources).

# The *r*<sub>e</sub> transistor model

•  $r_{e}$  model: an AC equivalent circuit that can be used to predict the performance of a BJT.

#### 98 Understandable electronic devices

 $r_{o}$ : the internal AC resistance looking into the emitter terminal of a BJT. •



Figure 4.19 r

Calculating r:

$$r_{\rm e} = \frac{v_{\rm B}}{i_{\rm E}}$$
  $v_{\rm B} = v_{\rm in} - i_{\rm B}R_{\rm B}, \quad i_{\rm E} \approx i_{\rm C}, \quad i_{\rm C} = \frac{v_{\rm C}}{R_{\rm C}}$ 

#### Common emitter voltage gain

Voltage gain  $(A_v)$ : the ratio of the output voltage to the input voltage.

$$A_{\rm v} = \frac{\text{Output voltage}}{\text{Input voltage}} = \frac{v_{\rm out}}{v_{\rm in}}$$

The voltage gain in the common emitter configuration: •

$$A_{\rm V} = \frac{v_{\rm out}}{v_{\rm in}} = \frac{v_{\rm C}}{v_{\rm B}} = \frac{i_{\rm C} R_{\rm C}}{i_{\rm E} r_{\rm e}} \approx \frac{R_{\rm C}}{r_{\rm e}} \qquad i_{\rm E} \approx i_{\rm C}$$
$$A_{\rm V} \approx \frac{R_{\rm C}}{r_{\rm e}}$$

The voltage gain  $A_{\rm v}$  is dependent on the  $R_{\rm c}$  and  $r_{\rm e}$ . •

**Example**: A common emitter circuit has  $r_e$  of 20  $\Omega$ , a 30 mV input signal at the base of the transistor, and an output voltage of 1.2 V at the collector. Determine the collector resistance  $R_{\rm C}$ .

 $A_{\rm V} \approx \frac{R_c}{r_c}$ 

- $\vec{r}_{e} = 20 \ \Omega, \quad V_{in} = 30 \ \text{mV}, \quad V_{out} = 1.2 \ \text{V}.$ Given: •
- Find: •
- $\begin{array}{l} R_{\rm C} \\ R_{\rm C} = A_{\rm V}^{?} r_{\rm e} \ \leftarrow \ A_{\rm V} = \frac{v_{\rm out}}{v_{\rm in}} \end{array}$ Solution: •

$$A_{\rm V}$$
:  $A_{\rm V} = \frac{v_{\rm out}}{v_{\rm in}} = \frac{1.2 \text{ V}}{30 \text{ mV}} = \frac{1,200 \text{ mV}}{30 \text{ mV}} = 40$ 

$$R_{\rm c}$$
:  $R_{\rm c} = A_{\rm v} r_{\rm e}$   
= (40) (20 Ω) = 800 Ω



Figure 4.20 Common emitter: RC = ?

# 4.3.2 Transistor switching circuit

# **Cutoff region (switching off)**

- A transistor as a switch: a transistor in saturation or cutoff regions can work as a switch to switch a low-voltage DC device (e.g., light-emitting diode (LED)) on or off.
- Cutoff: both B–E and B–C junctions are reverse biased and almost no current flows.

$$-V_{\rm in} = 0, \qquad I_{\rm B} \approx 0, \qquad I_{\rm C} \approx 0$$

$$I_{\rm B} = I_{\rm BCO}, \quad I_{\rm C} = I_{\rm CEO}$$

- BJT  $\approx$  an open switch (switching off)



Figure 4.21 BJT switch

• Calculating cutoff voltage:

$$V_{\text{CE (cutoff)}} = V_{\text{CE (max)}} \approx V_{\text{CC}}$$
  $V_{\text{CE}} = V_{\text{CC}} - I_{\text{C}}R_{\text{C}}, \quad I_{\text{C}} \approx 0$ 

#### Saturation region (switching on)

• Saturation: both B–E junction and C–B junction are forward biased.  $I_{\rm C}$  reaches a maximum.

$$\begin{array}{ll} - & V_{in} \neq 0 \\ - & V_{CE} < V_{CE(sat)} \text{ or } V_{BR}; & I_B \uparrow \rightarrow I_C \uparrow & I_C = \beta_{DC} I_B \\ - & V_{CE} \ge V_{CE(sat)} \text{ or } V_{BR}; & I_B \uparrow \rightarrow \overline{I_C} = I_{C(sat)} \end{array}$$

- BJT  $\approx \alpha$  closed switch (switching on)

• Calculating saturation voltage and current:

$$V_{\text{CE(sat)}} \approx V_{\text{BR}} \qquad V_{\text{BR}} = 0.7 \text{ V (Si) or } 0.3 \text{ V (Ge)}$$
$$I_{\text{C(sat)}} = \frac{V_{\text{CC}} - V_{\text{CE (sat)}}}{R_{\text{C}}} \qquad V_{\text{CE}} = V_{\text{CC}} = I_{\text{C}}R_{\text{C}}$$

• The minimum base current  $I_{\text{B(min)}}$  required to turn on a transistor:

Table 4.5 Cutoff and saturation

| BJT        | Switch                        | Voltage and current                                                                                 | Minimum/maximum<br>current                      |
|------------|-------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------|
| Cutoff     | Switch off<br>(nonconducting) | $V_{in} = 0,  I_B \approx 0,  I_C \approx 0$ $I_B = I_{BCO},  I_C = I_{CEO}$                        | Minimum current<br>$I_{\rm C} \approx 0$        |
| Saturation | Switch on (conducting)        | $V_{in} \neq 0  (V_{in} \leq V_{BR})$ $V_{CE} < V_{BR}:  I_{B} \uparrow \rightarrow I_{C} \uparrow$ | Maximum current<br>$I_{\rm C} = I_{\rm C(sat)}$ |
|            |                               | $V_{\rm CE} = V_{\rm BR};  I_{\rm B} \uparrow \longrightarrow \overrightarrow{I_{\rm C}}$           |                                                 |

**Example:** What the minimum value of input voltage is required to saturate the BJT in Figure 4.22, if the BJT has the following values:  $R_{\rm c}$  is 1 k $\Omega$ ,  $R_{\rm B}$  is 50 k $\Omega$ ,  $V_{\rm BB}$  is 5 V,  $V_{\rm CC}$  is 10 V, and  $\beta_{\rm DC}$  is 75? (Assuming a silicon transistor)



Figure 4.22 Common emitter – the min. input voltage?

- Given:  $R_{\rm C} = 1 \text{ k}\Omega$ ,  $R_{\rm B} = 50 \text{ k}\Omega$ ,  $V_{\rm BB} = 5 \text{ V}$ ,  $V_{\rm CC} = 10 \text{ V}$ , and  $\beta_{\rm DC} = 75$ .
- Find:  $V_{in(min)}$  the minimum  $V_{in}$  to saturate the BJT.

 $V_{\rm BB} \approx V_{\rm in}$ 

• Solution: Thinking process:  

$$V_{in} = V_{BB} = I_{B}^{2} R_{B} + V_{BE}$$

$$\rightarrow I_{B(min)} = \frac{I_{C(sat)}^{2}}{\beta_{DC}} \rightarrow I_{C(sat)} = \frac{V_{CC} - V_{CE(sat)}}{R_{C}}$$

$$I_{C(sat)}: \qquad I_{C(sat)} = \frac{V_{CC} - V_{CE(sat)}}{R_{C}} \approx \frac{V_{CC} - V_{BR}}{R_{C}} \qquad V_{CE(sat)} \approx V_{BR}$$

$$= \frac{10 \text{ V} - 0.7 \text{ V}}{1 \text{ k}\Omega} = 9.3 \text{ mA} \qquad \text{Kilo: 10^{3}; Milli: 10^{-3}}$$

$$I_{B(min)}: \qquad I_{B(min)} = \frac{I_{C(sat)}}{\beta_{DC}} = \frac{9.3 \text{ mA}}{75} = 0.124 \text{ mA}$$

$$V_{in(min)}: \qquad V_{in(min)} = V_{BB} = I_{B(min)} R_{B} + V_{BE} \qquad V_{BE} \approx V_{BR}$$

$$= (0.124 \text{ mA}) (50 \text{ k}\Omega) + 0.7 \text{ V} = 6.9 \text{ V}$$

# **Basic application of BJT as a switch** – BJT driving an LED

- Turn on/off an LED with a switch
  - When the switch is off:
    - $V_{\rm in} = 0$ : the transistor is in the cutoff and the LED is off.
  - When the switch is on:

 $V_{in} \neq 0$ : the transistor is in saturation and the LED is on.



Figure 4.23 BJT as a switch

- Turn on/off an LED with a solar cell
  - When the power supply voltage (sunlight) is zero:  $V_{in} = 0$ : the transistor is in the cutoff and the LED is off.
  - When the power supply voltage (sunlight) increases:  $V_{in}\uparrow$ : the transistor is in saturation and the LED is on.



Figure 4.24 Turn on an LED with a solar cell

# Summary

# **Bipolar junction transistor (BJT)**

- Transistor: a three-terminal semiconductor component that can work either to amplify electrical signals (amplifier) or in a high-speed switching circuit (switch).
- Types of transistors
  - Bipolar junction transistor (BJT): a current-controlled transistor that uses both electrons and holes charge carriers to conduct current.
  - Field-effect transistor (FET also known as unipolar transistor): a voltage-controlled transistor that uses electrons or holes charge carriers in their operation.

# **Types of BJTs**

- NPN transistor: a transistor in which one P-type semiconductor layer is placed between two N-type semiconductor layers, and electrons are the majority charge carriers.
- PNP transistor: a transistor in which one N-type semiconductor layer is placed between two P-type semiconductor layers, and holes are the majority charge carriers.

# BJT – basic structure

- A BJT has three layers (three regions)
  - Collector
  - Base
  - Emitter
- A BJT has two P–N junctions:
  - Base-emitter junction
  - Base-collector junction
- The base region is very thin and lightly doped

### **BJT** bias

- Biasing: establishing predetermined voltages or currents in an electronic circuit.
  - BJT bias: to operate a BJT as an amplifier
    - the B–E junction is forward biased ( $V_{\rm BE} \approx V_{\rm BR}$ ).  $V_{\rm BR} = 0.7$  V for Si or 0.3 V for Ge
    - the C-B junction is reverse biased.

# Alpha and beta parameters

- $Gain = \frac{Output}{Input}$ Signal gain:
- Transistor alpha ( $\alpha$ ) and beta ( $\beta$ ) parameters: the current gains of a BJT transistor.
  - $\alpha = \frac{\text{collector current}}{\text{emitter current}} < 1$ - Alpha ( $\alpha$ ):  $\beta = \frac{\text{emitter current}}{\text{base current}} > 1$ - Beta  $(\beta)$ :

- **DC current gain of a transistor**  DC current gain alpha  $(\alpha_{DC})$ :  $\alpha_{DC} = \frac{I_C}{I_C}$
- DC current gain beta ( $\beta_{DC}$ ):  $\beta_{DC} = \frac{I_C}{I_C}$ •
- Hybrid parameter ( $h_{\rm FF}$ ): it is the same as the DC beta  $\beta_{\rm DC}$  but is more widely used in transistor datasheets.

# The relationship between $\alpha_{_{ m DC}}$ and $\beta_{_{ m DC}}$

•  $\alpha_{\rm DC}$ :  $\alpha_{\rm DC} = \frac{\beta_{\rm DC}}{\beta_{\rm CC} + 1}$ 

• 
$$\alpha_{\rm DC}$$
:  $\beta_{\rm DC} = \frac{\alpha_{\rm DC}}{1 - \alpha_{\rm DC}}$ 

# Beta curve

The relationship between  $I_{\rm C}$ , T, and  $\beta_{\rm DC}$ 

• 
$$I_{\rm C} \uparrow (\vec{T}) \rightarrow \beta_{\rm DC} \uparrow \rightarrow \text{maximum} \rightarrow I_{\rm C} \uparrow \uparrow \rightarrow \beta_{\rm DC} \downarrow$$
  
 $T \uparrow (\vec{L}) \rightarrow \rho \uparrow \uparrow$ 

• 
$$T \uparrow (I_C) \to \beta_{\rm DC} \uparrow$$

# Maximum transistor ratings in the datasheet:

- Maximum DC voltage across the collector and base:  $V_{CBO}$
- Maximum DC voltage across the collector and emitter:  $V_{CEO}$
- Maximum DC voltage across the emitter and base:  $V_{\text{EBO}}$
- $V_{\rm CBO} = V_{\rm CB (max)}$  $V_{\text{CEO}} = V_{\text{CE}(\text{max})}$  $V_{\rm EBO} = V_{\rm EB \, (max)}$

- Maximum DC collector current:  $I_{C(max)}$
- Maximum DC power dissipation:  $P_{D(max)}$

# DC voltages and currents

- DC analysis: analyzes and calculates the behavior of a circuit when the circuit is connected only with DC sources.
- Common emitter configuration: the emitter (*E*) of the transistor is common in both input (base-emitter) and output circuit (collector-emitter).

Table 4.6 DC voltages and currents in a BJT circuit

| DC current         |                                                         | DC voltage                |                                                                  |
|--------------------|---------------------------------------------------------|---------------------------|------------------------------------------------------------------|
|                    |                                                         | Base-emitter voltage:     | $V_{\rm BE} \approx V_{\rm BR} = 0.7  \rm V  (Si)$               |
| Base current:      | $I_{\rm B} = \frac{V_{\rm BB} - V_{\rm BE}}{R_{\rm B}}$ |                           | $V_{\rm BE} \approx V_{\rm BE} = 0.3  \mathrm{V}  \mathrm{(Ge)}$ |
| Emitter current:   | $I_{\rm E} = I_{\rm C} + I_{\rm B} \approx I_{\rm C}$   | Collector-base voltage:   | $V_{\rm CB} = V_{\rm CE} - V_{\rm BE}$                           |
| Collector current: | $I_{\rm C} = \beta_{\rm DC} I_{\rm B}$                  | Collector-emitter voltage | $: V_{\rm CE} = V_{\rm CC} - I_{\rm C} R_{\rm C}$                |

# **BJT characteristic curves**

• Input characteristics (base curve):  $I_{\rm B}$  versus  $V_{\rm BE}$  (for specified values of  $V_{\rm CE}$ ).



Figure 4.25 Input characteristics

• Output characteristics (collector curve):  $I_{\rm C}$  versus  $V_{\rm CE}$  (for specified values of  $I_{\rm B}$ ).



Figure 4.26 Output characteristics

# BJT - switch and amplifier

- The transistors have two basic functions: "switching" (switch) or "amplification" (amplifier).
- The transistors can operate in three different regions: the cutoff region, saturation region, and active region.
- The BJT as amplifiers and switches
  - A transistor in the active (linear) region can work as an amplifier.
  - A transistor in the saturation or cutoff regions can work as a switch.

| Region     | Bias                | Condition                                                                                                                                                                                          | I <sub>C</sub>                         | Acts as               |
|------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------|
| Cutoff     | C–B: RB;<br>B–E: RB | $V_{\rm BE} < V_{\rm RB}, \ I_{\rm B} \approx 0, \ I_{\rm C} \approx 0$ $(I_{\rm B} = I_{\rm BCO}, \ I_{\rm C} = I_{\rm CEO})$                                                                     | $I_{\rm C} \approx 0$                  | Open switch<br>(off)  |
| Saturation | C–B: FB;<br>B–E: FB | $\begin{split} V_{\rm CE} &< V_{\rm BR};  I_{\rm B} \uparrow \longrightarrow I_{\rm C} \uparrow \\ V_{\rm CE} &> V_{\rm BR};  I_{\rm B} \uparrow \longrightarrow \overline{I_{\rm C}} \end{split}$ | $I_{\rm C} = I_{\rm C \ (sat)}$        | Closed switch<br>(on) |
| Active     | C–B: RB;<br>B–E: FB | $I_{\rm B} \uparrow \longrightarrow I_{\rm C} \uparrow$                                                                                                                                            | $I_{\rm C} = \beta_{\rm DC} I_{\rm B}$ | Amplifier             |

Table 4.7 BJT regions of operation

# Transistor DC load line analysis

DC load line: a line drawn on the collector characteristic curve by connecting the cutoff and saturation points.

- Saturation point:  $V_{CE} = V_{CE \text{ (sat)}}$ ,  $I_C = I_{C(max)}$
- Cutoff point:  $V_{\text{CE}} = V_{\text{CE}(\text{max})} \approx V_{\text{CC}}, I_{\text{C}} \approx 0$
- The region between cutoff and saturation is known as an active region.



Figure 4.27 DC load line

# BJT as an amplifier

• Amplifier: an electronic device that produces an output that is larger than the input. It increases the amplitude of signals.

| Quantity      | Letter    | Subscript                 | Example                                       |
|---------------|-----------|---------------------------|-----------------------------------------------|
| DC            | Capital   | Capital                   | $I_{\rm B}, I_{\rm C}, V_{\rm CE}$            |
| AC            | Lowercase | Capital (except $r_{e}$ ) | $i_{\rm B}, i_{\rm C}, v_{\rm CE}, r_{\rm e}$ |
| Instantaneous | Lowercase | Lowercase                 | $i_{\rm c}, i_{\rm e}, v_{\rm c}, v_{\rm ce}$ |

Table 4.8Voltage and current notation (in this book)

# **BJT AC analysis**

- Transistor modeling: use an equivalent circuit (model) to represent the AC characteristics of the transistor.
- AC equivalent circuit: an AC equivalent circuit can be made by reducing all DC sources to zero (short circuit all DC voltage sources).

# The r<sub>a</sub> transistor model

- $r_{e}$  model: an AC equivalent circuit that can be used to predict the performance of a BJT.
- $r_{\rm e}$ : the internal AC resistance looking into the emitter terminal of a BJT.
- Calculating  $r_{\rm e}$ :  $r_{\rm e} = \frac{v_{\rm B}}{i_{\rm E}}$   $v_{\rm B} = v_{\rm in} i_{\rm B}R_{\rm B}$ ,  $i_{\rm E} \approx i_{\rm C}$ ,  $i_{\rm C} = \frac{v_{\rm C}}{R_{\rm C}}$

# Common emitter voltage gain

• Voltage gain 
$$(A_v)$$
:  $A_v = \frac{\text{Output voltage}}{\text{Input voltage}} = \frac{v_{\text{out}}}{v_{\text{in}}}$ 

• The voltage gain in the common emitter configuration:

$$A_{\rm V} = \frac{v_{\rm out}}{v_{\rm in}} \approx \frac{R_{\rm C}}{r_{\rm e}}$$

| Tuble 4.7 The DJT us u switch | Table 4.9 | The BJT as a | switch |
|-------------------------------|-----------|--------------|--------|
|-------------------------------|-----------|--------------|--------|

| BJT        | Switch                        | Voltage and current                                                                                                                                                                                                                                          | Minimum/maximum<br>current                      |
|------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
| Cutoff     | Switch off<br>(nonconducting) | $V_{\text{in}} = 0,  I_{\text{B}} \approx 0,  I_{\text{C}} \approx 0$<br>$I_{\text{B}} = I_{\text{BCO}},  I_{\text{C}} = I_{\text{CEO}}$                                                                                                                     | Minimum current $I_{\rm C} \approx 0$           |
| Saturation | Switch on<br>(conducting)     | $ \begin{array}{c} V_{\rm in} \neq 0  (V_{\rm in} \leq V_{\rm BR}) \\ V_{\rm CE} < V_{\rm BR} \vdots  I_{\rm B} \uparrow \rightarrow I_{\rm C} \uparrow \\ V_{\rm CE} = V_{\rm BR} \vdots  I_{\rm B} \uparrow \rightarrow \overline{I_{\rm C}} \end{array} $ | Maximum current<br>$I_{\rm C} = I_{\rm C(sat)}$ |

### Self-test

- **4.1 1.** A BJT is a ( )-controlled transistor that uses both electrons and holes charge carriers to conduct current.
  - 2. A PNP transistor is a transistor in which one N-type semiconductor layer is placed between two P-type semiconductor layers, and ( ) are the majority charge carriers.
  - **3.** Beta is the ratio of the emitter current to the ( ) current.
  - 4. Hybrid parameter  $(h_{\rm FE})$  is the same as the ( ) but is more widely used in transistor datasheets.
  - 5. A transistor operates with a base current of 5 mA and an emitter current of 300 mA. Determine the DC current gains beta ( $\beta_{DC}$ ) and alpha ( $\alpha_{DC}$ ).
  - 6. A transistor operates with a base current of 80 A and a collector current of 7 mA. Determine the DC current gains beta ( $\beta_{DC}$ ) and alpha ( $\alpha_{DC}$ ).
  - 7. If the junction temperature increases (the collector current  $I_c$  does not change), the DC current gain  $\beta_{DC}$  will ( ).
- **4.2 8.** A common emitter circuit has an  $R_{\rm B}$  of 15 k $\Omega$ ,  $R_{\rm C}$  of 130  $\Omega$ , supply voltage  $V_{\rm BB}$  of 5 V,  $V_{\rm CC}$  of 15 V, and  $\beta_{\rm DC}$  of 150. Determine the DC currents  $I_{\rm B}$ ,  $I_{\rm C}$ ,  $I_{\rm E}$ , and the DC voltages  $V_{\rm CE}$  and  $V_{\rm CB}$ . (Assuming a silicon transistor)



Figure 4.28 Ch 4 – No. 8, self-test

- **9.** Output characteristics is the graph of the ( ) current versus the collector-emitter voltage.
- **10.** The transistors have two basic functions: "( )" or "amplification."
- 11. The transistors can operate in three different regions: the cutoff region, saturation region, and ( ) region.
- **12.** Saturation region: both B–E junction and C–B junction are forward biased, and the transistor acts as a ( ) switch.
- **13.** A DC load line is a line drawn on the collector characteristic curve by connecting the cutoff and ( ) points.
- 14. The DC load line is the locus of all possible operating points at which BJT remains in the ( ) region.

**15.** Determine if the BJT in Figure 4.29 is saturated for the following values:  $R_{\rm B} = 25 \text{ k}\Omega$ ,  $R_{\rm C} = 4 \text{ k}\Omega$ ,  $V_{\rm BB} = 5 \text{ V}$ ,  $V_{\rm CC} = 15 \text{ V}$ ,  $\beta_{\rm DC} = 75$ , and  $V_{\rm CE(max)} = 0.2 \text{ V}$ . (Assuming a silicon transistor)



Figure 4.29 Ch 4 – No. 15, self-test

- **4.3 16.** An AC equivalent circuit can be made by reducing all DC sources to ( ).
  - **17.**  $r_e$  is the ( ) AC resistance looking into the emitter terminal of a BJT. **18.** A common emitter circuit has  $r_e$  of 25  $\Omega$ , a 20 mV input signal at the base
  - of the transistor, and an output voltage of 1.5 V at the collector. Determine the collector resistance  $R_{\rm c}$ .



Figure 4.30 Ch 4 – No. 18, self-test

**19.** What the minimum value of input voltage is required to saturate the BJT in Figure 4.31, if the BJT has the following values:  $R_1$  is 2 k $\Omega$ ,  $R_2$  is 60 k $\Omega$ ,  $V_{BB}$  is 6 V,  $V_{CC}$  is 15 V, and  $\beta_{DC}$  is 100? (Assuming a silicon transistor)



Figure 4.31 Ch 4 – No. 19, self-test

# Chapter 5 DC biasing of BJTs

# **Chapter outline**

| 5.1       | Introduction to DC biasing |                                                         |     |  |  |
|-----------|----------------------------|---------------------------------------------------------|-----|--|--|
|           | 5.1.1                      | DC load line and operation point                        | 109 |  |  |
|           | 5.1.2                      | Midpoint biasing and active (linear) operation          | 112 |  |  |
|           | 5.1.3                      | Bipolar junction transistor (BJT) biasing and stability | 114 |  |  |
| 5.2       | Methods of BJT biasing     |                                                         | 116 |  |  |
|           | 5.2.1                      | Base bias                                               | 116 |  |  |
|           | 5.2.2                      | Voltage-divider bias                                    | 117 |  |  |
|           | 5.2.3                      | Emitter bias                                            |     |  |  |
|           | 5.2.4                      | Collector-feedback bias                                 |     |  |  |
| Sum       | Summary                    |                                                         |     |  |  |
| Self-test |                            |                                                         |     |  |  |
|           |                            |                                                         |     |  |  |

# 5.1 Introduction to DC biasing

# 5.1.1 DC load line and operation point

# DC biasing

- DC biasing: establishing a predetermined level of DC voltages or currents in a transistor amplifier.
- Recall amplifier: an electronic device that produces an output that is larger than the input. It increases the amplitude of signals (voltage, current, power, etc.).
- The purpose of DC biasing a transistor: a DC bias current or voltage is added (superpositioned) to the AC signal so that the signal is proper amplified.
  - DC biasing a BJT can set up the initial DC values (operating point).
  - DC biasing a BJT can ensure the BJT operate in the active (linear) region (i.e., not in cutoff or saturation modes).
     For amplification, the transistor must operate in the active or linear region.

# Linear versus nonlinear amplifier

• Linear amplifier: the output signal is directly proportional to the input signal. An amplifier is used to increase the amplitude of an AC signal without altering its shape  $\rightarrow$  a linear amplifier. • Nonlinear amplifier: the output signal is not directly proportional to the input signal.



Figure 5.1 Nonlinear amplifier

# The operating point (Q-point)

• The Q-point (quiescent point or bias point): the DC voltage or current at a specific point within the operation characteristic curve of a circuit with no AC input signal applied.



Figure 5.2 Q-point

• The Q-point ( $I_{\rm C}$  and  $V_{\rm CE}$ ) of a BJT circuit is obtained from the values of the collector current  $I_{\rm C}$  versus collector-emitter voltages  $V_{\rm CE}$  (for a specific  $I_{\rm B}$  on the DC load line).

Bias a transistor  $\rightarrow$  establish a Q-point

# DC load line and Q-point

- Different operating points: the Q-point could be at any of the intersection points between the DC load line and the output characteristic curves.
- The Q-point moves along the DC load line:
  - $V_{\rm CE}$  decreases when  $I_{\rm B}$  and  $I_{\rm C}$  increase (if  $V_{\rm BB}$  increases).

 $I_{\rm C} = \beta_{\rm DC} I_{\rm B}, \quad V_{\rm CE} = V_{\rm CC} - I_{\rm C} R_{\rm C}$ 

The Q-point moves along the load line from the lower Q-point  $(Q_1)$  to  $Q_2$  or the higher Q point  $(Q_3)$ .

$$V_{\rm BB} \uparrow \rightarrow I_{\rm B} \uparrow \rightarrow I_{\rm C} \uparrow \rightarrow V_{\rm CE} \downarrow \qquad (Q_1 \rightarrow Q_2 \rightarrow Q_3)$$

-  $V_{\text{CE}}$  increases when  $I_{\text{B}}$  and  $I_{\text{C}}$  decrease (if  $V_{\text{BB}}$  decreases). The Q-point moves along the load line from the higher Q-point ( $Q_3$ ) to  $Q_2$  or the lower Q-point ( $Q_1$ ).

$$V_{\rm BB} \downarrow \rightarrow I_{\rm B} \downarrow \rightarrow I_{\rm C} \downarrow \rightarrow V_{\rm CE} \uparrow \qquad (Q_3 \rightarrow Q_2 \rightarrow Q_1)$$



Figure 5.3(a) Circuit values affect the Q-point



### Saturation and cutoff points

- Actual/ideal saturation point:
  - Actual saturation point:  $V_{\text{CE}} = V_{\text{CE (sat)}}, I_{\text{C}} = \frac{V_{\text{CC}} V_{\text{CE(sat)}}}{R_{\text{C}}} V_{\text{CE (sat)}} = V_{\text{BR}}$
  - Ideal saturation point:  $V_{\rm CE} = 0$ ,  $I_{\rm C} = \frac{V_{\rm CC}}{R_{\rm C}}$  Ignore  $V_{\rm CE (sat)}$
- Actual/ideal cutoff points:

$$V_{\rm CE} = V_{\rm CE \ (max)} - I_{\rm CBO} R_{\rm C}, \quad I_C = I_{\rm CBO}$$
$$V_{\rm CE} = V_{\rm CC} - I_{\rm C} R_{\rm C}$$

Ideal cutoff point:

 $V_{\rm CE} = V_{\rm CC}, \qquad I_{\rm C} = I_{\rm B} = 0$ 

Ignore  $I_{\rm CBO}$ 



Figure 5.4 Saturation and cutoff points

|                 | Ideal                                            | Actual                                                                                                                                                                    |
|-----------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Cutoff (off)    | $V_{\rm CE}$ : $V_{\rm CE} = V_{\rm CC}$         | $V_{\rm CE}$ : $V_{\rm CE} = V_{\rm CE \ (max)} - I_{\rm CBO} R_{\rm C}$                                                                                                  |
|                 |                                                  | $V_{\rm CE}:  V_{\rm CE} = V_{\rm CE \ (max)} - I_{\rm CBO} R_{\rm C}$ $I_{\rm C}:  I_{\rm C} = I_{\rm CBO}$                                                              |
| Saturation (on) | $V_{\rm CE}$ : $V_{\rm CE} = 0$                  | $V_{CE}:  V_{CE} = V_{ce(sat)}$ $V_{CE (sat)} = V_{BR},  V_{BR} = 0.7V \text{ for Si or } 0.3V \text{ for Ge}$ $I_{C}:  I_{C} = \frac{V_{CC} - V_{CE(sat)}}{V_{CE}(sat)}$ |
|                 | $I_{\rm C}$ : $I_{\rm C} = \frac{V_{\rm CC}}{R}$ | $V_{\text{CE (sat)}} = V_{\text{BR}}, V_{\text{BR}} = 0.7 \text{V} \text{ for Si or } 0.3 \text{V} \text{ for Ge}$                                                        |
|                 | κ <sub>c</sub>                                   | $I_{\rm C}: \qquad I_{\rm C} = \frac{V_{\rm CC} - V_{\rm CE(sat)}}{R_{\rm C}}$                                                                                            |

 Table 5.1
 Saturation and cutoff points

# 5.1.2 Midpoint biasing and active (linear) operation

# Active (linear) operation

- Active (linear) region: the region between cutoff and saturation along the DC load line.
  - Below saturation
  - Above cutoff
- BJT amplifier: a transistor in the active or linear region can work as an amplifier to amplify a small AC input signal.



Figure 5.5 Active region

Figure 5.6 Amplifying

# Signal distortion

- Waveform distortion in a BJT circuit: simply applying an AC signal to the base of a transistor can result in it by moving in and out of the active region of operation (the signal is clipped).
- The position of the Q-point:

Assume a sinusoidal input signal  $v_{in}$  is superimposed on  $V_{BB}$  of a BJT amplifier.

 If the Q-point is above the center, the output waveform will be limited by saturation (the positive peak will be clipped).

- If the Q-point is below the center, the output waveform will be limited by cutoff (the negative peak will be clipped).
- A large input signal: if the input signal is too large, the output waveform will be limited by both saturation and cutoff (both positive and negative peaks will be clipped).



Figure 5.7 Signal distortion

# Amplifier midpoint biasing

- Midpoint biasing: an amplifier with a centered Q-point on the DC load line. It represents the most efficient use of the amplifiers range for operation with AC input signals.
- Midpoint biasing can provide amplification of an AC input signal without distortion or clipping to the output waveform. The complete cycle of amplified signal will appear at the output of the circuit.

**Example**: Calculate the values of  $I_{\rm C}$  and  $V_{\rm CE}$  in Figure 5.8. Determine whether the circuit is midpoint biased. Given  $R_{\rm B} = 25 \text{ k}\Omega$ ,  $R_{\rm C} = 200 \Omega$ ,  $V_{\rm BB} = 8 \text{ V}$ ,  $V_{\rm CC} = 12 \text{ V}$ , and  $\beta_{\rm DC} = 100$ . (Assuming a silicon BJT)



Figure 5.8 Midpoint biased?

- Given:  $R_{\rm B} = 25 \text{ k}\Omega$ ,  $R_{\rm C} = 200 \Omega$ ,  $V_{\rm BB} = 8 \text{ V}$ ,  $V_{\rm CC} = 12 \text{ V}$ ,  $\beta_{\rm DC} = 100$
- Find:  $I_{\rm C}$  and  $V_{\rm CE}$ . Midpoint biased? (the Q-point centered on the DC load line?)

114 Understandable electronic devices

• Solution:

*I*<sub>B</sub>: *I*<sub>B</sub> = 
$$\frac{V_{BB} - V_{BE}}{R_B}$$
 =  $\frac{8V - 0.7 V}{25 k\Omega}$  ≈ 0.29 mA  
*I*<sub>C</sub>: *I*<sub>C</sub> = β<sub>DC</sub> *I*<sub>B</sub> = (100) (0.29 mA) = **29 mA**  
*V*<sub>CE</sub>: *V*<sub>CE</sub> = *V*<sub>CC</sub> - *I*<sub>C</sub> *R*<sub>C</sub> = 12 V - (29 mA) (0.2 kΩ)

Milli: 10<sup>-3</sup>; Kilo: 10<sup>3</sup>

 $= 12 \text{ V} - 5.8 \text{ V} \approx 6.2 \text{ V}$ 





Figure 5.9 The Q-point is near the center

# 5.1.3 BJT biasing and stability

# The goal of transistor biasing

- Recall biasing: establishing a predetermined level of DC voltages or currents in a transistor amplifier so that the AC signal is proper amplified.
- Transistors must be properly biased to establish a known Q-point to operate correctly and produce the desired amplification effect.
- Correct DC biasing of the BJT also establishes its initial AC operating region with an undistorted amplified output signal.

# Types of transistor biasing

- The commonly used methods of transistor biasing from one source of supply  $(V_{cc})$ :
  - Base bias (fixed bias or base resistor method)



Figure 5.10 Base bias

- Voltage-divider bias



Figure 5.11 Voltage-divider bias

- Collector-feedback bias



Figure 5.12 Collector feedback

- Emitter bias



Figure 5.13 Emitter bias

It uses two supply voltages ( $V_{\rm CC}$  and  $V_{\rm EE}).$ 

- It is desirable that transistor circuits have a single source of supply (simplicity and economy).
- Most of the above methods have the same principle of obtaining the required value of  $I_{\rm B}$  and  $I_{\rm C}$  from a single-voltage source  $V_{\rm CC}$  with the zero AC input signals.

# Stability

- Amplifier stability: a condition in which the currents and voltages remain relatively constant over a wide range of temperatures and transistor parameter beta β (transistor current gain).
- Q-point stability: collector current  $I_{\rm C}$  and collector-emitter voltage  $V_{\rm CE}$  are almost independent of transistor temperature variations in  $\beta$  value.

# 5.2 Methods of BJT biasing

# 5.2.1 Base bias

# Base bias (fixed base or base resistor method)

- Base bias circuit:
- The required base current of  $I_{\rm B}$  is provided by  $V_{\rm CC}$  which flows through the base resistor  $R_{\rm B}$

# The DC operating point (Q-point) of a base bias circuit

• Base current: 
$$I_{\rm B} = \frac{V_{\rm cc} - V_{\rm BE}}{R_{\rm B}}$$

Derive:  $V_{CC} = I_B R_B + V_{BE}$ KVL (Kirchhoff's voltage law):  $\sum V = \sum E$  (from the base-emitter loop)

- Collector current:  $I_{\rm C} = \beta_{\rm DC} I_{\rm B}$
- Collector-emitter voltages:  $V_{CE} = V_{CC} I_C R_C$ Derive:  $V_{CC} = I_C R_C + V_{CE}$  KVL (from the collector-emitter loop)



Figure 5.14 Base bias circuit

# Effect of transistor parameter $\beta$ on the Q-point

• 
$$I_{\rm C} = \beta_{\rm DC} I_{\rm B} = \beta_{\rm DC} \frac{V_{\rm CC} - V_{\rm BE}}{R_{\rm B}}$$
  $I_{\rm B} = \frac{V_{\rm ec} - V_{\rm BE}}{R_{\rm B}}$ 

- The  $V_{\rm CC}$ ,  $V_{\rm BE}$ , and  $R_{\rm B}$  are fixed known quantities.  $V_{\rm BE} = V_{\rm BR} = 0.7$  V for Si or 0.3 V for Ge
- The  $I_{\rm C}$  for the base bias circuit depends on the value of  $\beta_{\rm DC}$  for a transistor. The value of  $\beta_{\rm DC}$  changes with temperature.

# Stability of a base bias circuit

- Temperature  $\uparrow \rightarrow \beta_{DC} \uparrow \rightarrow I_C \uparrow \rightarrow V_{CE} \downarrow \rightarrow Q$ -point shift  $\rightarrow$  unstable  $I_C = \beta_{DC} I_B, \quad V_{CE} \downarrow = V_{CC} - I_C \uparrow R_C$ Temperature  $\downarrow \rightarrow \beta_{DC} \downarrow \rightarrow I_C \downarrow \rightarrow V_{CE} \uparrow \rightarrow Q$ -point shift  $\rightarrow$  unstable  $V_{CE} \uparrow = V_{CC} - I_C \downarrow R_C$ Temperature  $\uparrow \rightarrow I_{CBO} \uparrow \rightarrow I_B \uparrow \rightarrow Q$ -point shift  $\rightarrow$  unstable  $I_{CBO}$  - reverse leakage current
- The stability of the base bias circuit is poor, it is not a desirable configuration for linear operation because its Q-point varies with  $\beta_{\rm DC}$  value.
- The base bias method is generally used in switching circuits.

# 5.2.2 Voltage-divider bias

Voltage-divider bias circuit:



Figure 5.15 Voltage-divider bias circuit

# Stability of a voltage-divider bias circuit

- Voltage-divider bias is one of the most frequently used biasing circuits.
- It uses a voltage divider circuit to provide good Q-point stability ( $I_c$  and  $V_{CE}$  are almost independent of transistor parameter  $\beta_{DC}$ ). The two resistors  $R_1$  and  $R_2$  form a voltage divider as the name implies – voltage-divider bias.
- Voltage-divider configuration makes the BJT circuit independent of temperature changes in  $\beta_{DC}$  value.

#### Calculating DC voltages and currents

• The input resistance in the B–E loop  $(R_{IN(base)})$ :  $R_{IN(base)} \approx \beta_{DC} R_{E}$ 

Derive: 
$$R_{IN(base)} = \frac{V_{BE} + I_E R_E}{I_B} \approx \frac{I_E R_E}{I_B}$$
  $V_{BE} \approx V_{BR} \approx 0$   
 $\approx \frac{\beta_{DC} X_B R_E}{X_B} \approx \beta_{DC} R_E$   $I_E \approx I_C = \beta_{DC} I_B$ 

When the emitter resistor  $R_{\rm E}$  is viewed from the base, it appears to be larger than its actual value because of the DC current gain  $\beta_{\rm DC}$ .



Figure 5.16  $R_{IN(base)}$ 

• Collector current  $I_{\rm C}$  – precision approach:

$$I_{\rm C} \approx \frac{V_{\rm B} - V_{\rm BE}}{R_{\rm E}}, \qquad V_{\rm B} = V_{\rm CC} \frac{R_2 / / R_{\rm IN(base)}}{R_1 + R_2 / / R_{\rm IN(base)}}$$
Derive:  $I_{\rm C} \approx I_{\rm E} \rightarrow I_{\rm E} = \frac{V_{\rm E}^2}{R_{\rm E}} \leftarrow V_{\rm E} = V_{\rm B}^2 - V_{\rm BE}$ 

$$V_{\rm B} = V_{\rm CC} \frac{R_2 / / R_{\rm IN(base)}}{R_1 + R_2 / / R_{\rm IN(base)}} \qquad V_2 = E \frac{R_2}{R_1 + R_2}, R_{\rm IN(base)} \approx \beta_{\rm DC} R_{\rm E}, \quad R_1 \backslash R_2 = \frac{R_1 R_2}{R_1 + R_2}$$

$$I_{\rm C} \approx I_{\rm E} = \frac{V_{\rm E}}{R_{\rm E}} = \frac{V_{\rm B} - V_{\rm BE}}{R_{\rm E}} \qquad V_{\rm B} = V_{\rm CC} \frac{R_2 \backslash \langle R_{\rm IN(base)}}{R_1 + R_2 \backslash \langle R_{\rm IN(base)}}$$

Figure 5.17 Derive  $V_{_{B}}$ 

• Collector current  $I_{\rm C}$  – approximate approach:

$$I_{\rm C} \approx \frac{V_{\rm B} - V_{\rm BE}}{R_{\rm E}}, \quad V_{\rm B} \approx V_{\rm CC} \frac{R_2}{R_1 + R_2}, \quad \text{if } R_{\rm IN(base)} >> R_2 \text{ (check if } \beta_{\rm DC} R_{\rm E} > 10 R_2)$$

Derive: 
$$I_{\rm C} \approx I_{\rm E}^{?} \leftarrow I_{\rm E} = \frac{V_{\rm E}^{?}}{R_{\rm E}} \leftarrow V_{\rm E} = V_{\rm B}^{?} - V_{\rm BE}$$
  
 $I_{\rm C} \approx I_{\rm E} = \frac{V_{\rm E}}{R_{\rm E}} = \frac{V_{\rm B} - V_{\rm BE}}{R_{\rm E}}$   
 $V_{\rm B} = V_{\rm CC} \frac{R_2 / / R_{\rm IN(base)}}{R_1 + R_2 / / R_{\rm IN(base)}}$   
 $R_{\rm IN(base)} \gg R_2 \text{ (check if } \beta_{\rm DC} R_{\rm E} > 10 R_2\text{)}; V_{\rm B} \approx V_{\rm CC} \frac{R_2}{R_1 + R_2}$   
 $R_2 \otimes R_2 \otimes$ 

• Collector-emitter voltage  $V_{\rm CE}$ :

$$V_{CE} = V_{CC} - I_C R_C - I_E R_E$$

$$= V_{CC} - I_C (R_C + R_E)$$

$$KVL: V_{CC} = I_C R_C + V_{CE} + I_E R_E$$

$$I_E \approx I_C$$

# Stability of a voltage-divider bias circuit

- The voltage-divider bias is a very stable circuit. The Q-point values of  $I_{\rm C}$  and  $V_{\rm CE}$  are almost independent of variations in the current gain  $\beta_{\rm DC}$  value, and the BJT always remains in the active-linear region.
- The voltage-divider bias is commonly used in the design of BJT amplifier circuits.

**Example**: Determine the Q-point for the circuit shown in Figure 5.15, if  $R_1$  is 15 k $\Omega$ ,  $R_2$  is 4.7 k $\Omega$ ,  $R_C$  is 2 k $\Omega$ ,  $R_E$  is 1.5 k $\Omega$ ,  $V_{CC}$  is 12V, and  $\beta_{DC}$  is 100. (Assuming a silicon BJT)

- Given:  $R_1 = 15 \text{ k}\Omega$ ,  $R_2 = 4.7 \text{ k}\Omega$ ,  $R_C = 2 \text{ k}\Omega$ ,  $R_E = 1.5 \text{ k}\Omega$ ,  $V_{CC} = 12 \text{ V}$ , and  $\beta_{DC} = 100$ .
- Find: Q-point (values of  $I_{\rm C}$  and  $V_{\rm CE}$ )
- Solution:
  - $R_{\text{IN(base)}}$ : Thinking process:  $R_{\text{IN(base)}} \gg R_2 \rightarrow R_{\text{IN(base)}} \approx \beta \text{ DC } R \text{ E} \rightarrow \beta_{\text{DC}} R_{\text{E}} > 10 R_2$

$$R_{\rm IN(base)} \approx \beta_{\rm DC} R_{\rm E} = (100) (1.5 \text{ k}\Omega) = 150 \text{ k}\Omega$$
  
150 k $\Omega \stackrel{?}{>} 10 (4.7) \text{ k}\Omega = 47 \text{ k}\Omega, \text{ yes!} \beta_{\rm DC} R_{\rm E} \stackrel{?}{>} 10 R_{\rm 2}$ 

It can use the approximate approach.

$$- I_{\rm C}: \text{ Thinking process: } I_{\rm C} \approx I_{\rm E}^{?} \rightarrow I_{\rm E} = \frac{V_{\rm E}}{R_{\rm E}} \rightarrow V_{\rm E} = V_{\rm B} - V_{\rm BE}$$

$$V_{\rm B} \approx V_{\rm CC} \frac{R_2}{R_1 + R_2} = 12 \text{ V} \frac{4.7 \text{ k}\Omega}{15 \text{ k}\Omega + 4.7 \text{ k}\Omega} \approx 2.86 \text{ V}$$

$$I_{\rm C} \approx I_{\rm E} = \frac{V_{\rm E}}{R_{\rm E}} = \frac{V_{\rm B} - V_{\rm BE}}{R_{\rm E}} = \frac{2.86 \text{ V} - 0.7 \text{ V}}{1.5 \text{ k}\Omega} \approx 1.44 \text{ mA} \text{ Kilo: 10^3; Milli: 10^{-3}}$$

$$V_{\rm CE}: V_{\rm CE} = V_{\rm CC} - I_{\rm C} (R_{\rm C} + R_{\rm E})$$

$$= 12 \text{ V} - (1.44 \text{ mA}) (2 \text{ k}\Omega + 1.5 \text{ k}\Omega) = 6.96 \text{ V}$$

#### 5.2.3 Emitter bias

#### **Emitter bias circuit**



Figure 5.18 Emitter bias

- Emitter bias configuration uses two supply voltages, one positive (+ $V_{\rm CC}$ ) and
- one negative  $(-V_{\rm EE})$ , which are equal but opposite in polarity.  $(-V_{\rm EE})$  forward biases the base-emitter junction while  $(+V_{\rm CC})$  reverse biases the collector-base junction.

### Emitter bias circuit analysis

Derive:  $I_{\rm B} R_{\rm B} + V_{\rm BE} + I_{\rm E} R_{\rm E} = -V_{\rm EE}$ 

Collector current  $I_{\rm C}$ :  $I_{\rm C} \approx I_{\rm E} = \frac{-V_{\rm EE} - V_{\rm BE}}{\frac{R_{\rm B}}{\beta_{\rm DC}} + R_{\rm E}}$ •

KVL

$$\frac{I_{\rm E}}{\beta_{\rm DC}} R_{\rm B} + V_{\rm BE} + I_{\rm E} R_{\rm E} = -V_{\rm EE} \qquad I_{\rm C} = \beta \, {\rm DC}I_{\rm B}, I_{\rm B} \approx \frac{I_{\rm E}}{\beta_{\rm DC}}$$
$$I_{\rm E} \left(\frac{R_{\rm B}}{\beta_{\rm DC}} + R_{\rm E}\right) + V_{\rm BE} = -V_{\rm EE} \qquad Factor out I_{\rm E}$$



Figure 5.19 Derive I<sub>c</sub>

• Collector-emitter voltages  $V_{CE}$ :  $V_{CE} = V_{CC} - V_{EE} - I_C (R_C + R_E)$ Derive:  $I_C R_C + V_{CE} + I_E R_E = V_{CC} - V_{EE}$  KVL  $V_{CE} + I_C (R_C + R_E) = V_{CC} - V_{EE}$   $I_E \approx I_C$  $V_{CE} = V_{CC} - V_{EE} - I_C (R_C + R_E)$ 



Figure 5.20 Derive V<sub>CE</sub>

**Example:** Determine the Q-point for the circuit shown in Figure 5.18, if  $R_{\rm B}$  is 56 k $\Omega$ ,  $R_{\rm C}$  is 510  $\Omega$ ,  $R_{\rm E}$  is 1 k $\Omega$ ,  $V_{\rm CC}$  is 10 V,  $V_{\rm EE}$  is -10 V, and  $\beta_{\rm DC}$  is 200. (Assuming a silicon BJT)

- Given:  $R_{\rm B} = 56 \text{ k}\Omega$ ,  $R_{\rm C} = 510 \Omega$ ,  $R_{\rm E} = 1 \text{ k}\Omega$ ,  $V_{\rm CC} = 10 \text{ V}$ ,  $V_{\rm EE} = -10 \text{ V}$ , and  $\beta_{\rm DC} = 200$ .
- Find: Q-point (values of  $I_{c}$  and  $V_{cE}$ )
- Solution:

$$I_{\rm C}: I_{\rm C} \approx I_{\rm E} = \frac{-V_{\rm EE} - V_{\rm BE}}{\frac{R_{\rm B}}{\beta_{\rm DC}} + R_{\rm E}}$$

$$I_{\rm C} = \frac{-(-10 \text{ V}) - 0.7 \text{ V}}{\frac{56 \text{ k}\Omega}{200} + 1 \text{ k}\Omega} \approx 7.27 \text{ mA} \qquad V_{\rm BE} \approx V_{\rm BR}; \text{ Kilo: 10}^3; \text{ Milli: 10}^{-3}$$
$$V_{\rm CE}: V_{\rm CE} = V_{\rm CC} - V_{\rm EE} - I_{\rm C} (R_{\rm C} + R_{\rm E})$$
$$= 10 \text{ V} - (-10 \text{ V}) - (7.27 \text{ mA}) (0.51 \text{ k}\Omega + 1 \text{ k}\Omega) \approx 9.02 \text{ V}$$

#### Emitter bias - cutoff and saturation

- Saturation (when  $V_{CE} = 0$ ):  $I_{C (sat)} = \frac{V_{CC} V_{EE}}{R_E + R_C}$ Derive:  $V_{CE} = V_{CC} - V_{EE} - I_C (R_C + R_E)$ When  $V_{CE} = 0$ :  $0 = V_{CC} - V_{EE} - I_{C(sat)} (R_C + R_E)$ 
  - Solve for  $I_{\rm C}$  :  $I_{\rm C \ (sat)} = \frac{V_{\rm CC} V_{\rm EE}}{R_{\rm E} + R_{\rm C}}$
- Cutoff (when  $I_{\rm C} = 0$ ):  $V_{\rm CE(cutoff)} = V_{\rm CC} V_{\rm EE}$

Derive:  $V_{CE} = V_{CC} - V_{EE} - I_C (R_C + R_E)$ When  $I_C = 0$ :  $V_{CE} = V_{CC} - V_{EE}$ 



Figure 5.21 Cutoff and saturation

**Example**: Determine the saturation and cutoff values of  $I_{C(sat)}$  and  $V_{CE(cutoff)}$  for the circuit shown in Figure 5.18, if  $R_{\rm B}$  is 56 k $\Omega$ ,  $R_{\rm C}$  is 510  $\Omega$ ,  $R_{\rm E}$  is 1 k $\Omega$ ,  $V_{\rm CC}$  is 10V,  $V_{\rm EE}$  is -10V, and  $\beta_{\rm DC}$  is 200.

- Given:  $R_{\rm B} = 56 \text{ k}\Omega$ ,  $R_{\rm C} = 510 \Omega$ ,  $R_{\rm E} = 1 \text{ k}\Omega$ ,  $V_{\rm CC} = 10 \text{ V}$ ,  $V_{\rm EE} = -10 \text{ V}$ , and  $\beta_{\rm DC} = 200$ .
- Find: I<sub>C(sat)</sub> and V<sub>CE(cutoff)</sub>.

• Solution:

$$- I_{C(sat)}: I_{C (sat)} = \frac{V_{CC} - V_{EE}}{R_{E} + R_{C}} = \frac{10 \text{ V} - (-10 \text{ V})}{1 \text{ k}\Omega + 0.51 \text{ k}\Omega} \approx 13.25 \text{ mA} \text{ Kilo: 10^3; Milli: 10^{-3}}$$
$$- V_{CE(cutoff)}: V_{CE(cutoff)} = V_{CC} - V_{EE} = 10 \text{ V} - (-10 \text{ V}) = 20 \text{ V}$$

# DC load line of Figure 5.19 (for the above two examples)

- Q-point:  $I_c = 7.27 \text{ mA}, V_{ce} = 9.02 \text{ V}$
- Saturation point:  $V_{\text{CE(sat)}} \approx 0 \text{ V}, I_{\text{C(sat)}} = 13.25 \text{ mA}$
- Cutoff point:  $V_{\text{CE(cutoff)}} = 20 \text{ V}, I_{\text{C(sat)}} \approx 0 \text{ mA}$



Figure 5.22 DC load line

- The Q-point of this emitter bias circuit is near the middle of its linear operating range that is approximately halfway between cutoff and saturation.
- The BJT can remain in the active-linear region if the design (choice of resistors) is well done.

#### Stability of an emitter bias circuit

• Recall: 
$$I_{\rm C} \approx I_{\rm E} = \frac{-V_{\rm EE} - V_{\rm BE}}{\frac{R_{\rm B}}{\beta_{\rm DC}}}$$
,  $V_{\rm CE} = V_{\rm CC} - V_{\rm EE} - I_{\rm C} (R_{\rm C} + R_{\rm E})$   
If  $R_{\rm E} \gg \frac{R_{\rm B}}{\beta_{\rm DC}}$ ,  $I_{\rm C} \approx I_{\rm E} \approx \frac{-V_{\rm EE} - V_{\rm BE}}{R_{\rm E}}$   
If  $V_{\rm EE} \gg V_{\rm BE}$ :  $I_{\rm C} \approx I_{\rm E} \approx \frac{-V_{\rm EE}}{R_{\rm E}}$ 

- Emitter bias is a stable circuit: change in the transistor DC current gain ( $\beta_{\rm DC}$ ) value nearly does not affect the Q-point values of  $I_{\rm C}$  and  $V_{\rm CE}$ .
- Emitter bias circuit provides good Q-point stability. The Q-point is almost independent of variation in temperature (*T*) or the DC current gain ( $\beta_{DC}$ ).

# 5.2.4 Collector-feedback bias

# Collector-feedback bias circuit



Figure 5.23 Collector-feedback bias

- The base resistor  $R_{\rm B}$  of the collector-feedback bias circuit is connected to the collector C rather than to  $V_{\rm CC}$  as in the figure above.
- Negative feedback: a type of self-regulation that tends to reduce a process by applying the output against the initial condition. It tends to stabilize the system.

# Stability of a collector-feedback bias circuit

- This collector-to-base negative-feedback configuration ensures that the BJT is always biased in the active-linear region, and the Q-point is only slightly dependent on the DC current gain ( $\beta_{\rm DC}$ ).
- If temperature T increases,  $\beta_{DC}$  increases, this causes the collector current  $I_{C}$  to increase.

$$T\uparrow \rightarrow \beta_{\rm DC}\uparrow \rightarrow I_{\rm C}\uparrow \qquad \qquad I_{\rm C}=\beta_{\rm DC}I_{\rm B}$$

• If  $I_{\rm C}$  increases, the voltage drop across  $R_{\rm C}$  increases, thereby causing  $V_{\rm C}$  to decrease. When  $V_{\rm C}$  decreases, there is a decrease in voltage across  $R_{\rm B}$ , which decreases  $I_{\rm B}$  fed back to the base. This, in turn, decreases the  $I_{\rm C}$ , correcting the original increase in  $V_{\rm C}$ .

# Collector-feedback circuit analysis

• Collector current  $I_{\rm C}$ :  $I_{\rm C} \approx I_{\rm E} = \frac{V_{\rm CC} - V_{\rm BE}}{R_{\rm C} + \frac{R_{\rm B}}{\beta_{\rm PC}}}$ 

Derive:  $I_{\rm C}R_{\rm C} + I_{\rm B}R_{\rm B} + V_{\rm BE} = V_{\rm CC}$ 

$$I_{\rm C} R_{\rm C} + \frac{I_{\rm C}}{\beta_{\rm DC}} R_{\rm B} = V_{\rm CC} - V_{\rm BE} \qquad \qquad I_{\rm C} = \beta_{\rm DC} I_{\rm B} , I_{\rm B} = \frac{I_{\rm C}}{\beta_{\rm DC}}$$

$$I_{\rm C} \left( R_{\rm C} + \frac{R_{\rm B}}{\beta_{\rm DC}} \right) = V_{\rm CC} - V_{\rm BH}$$
$$I_{\rm C} = \frac{V_{\rm CC} - V_{\rm BH}}{R_{\rm C} + \frac{R_{\rm B}}{\beta_{\rm DC}}}$$

• Collector-emitter voltages  $V_{CE}$ :  $V_{CE} \approx V_{C} = V_{CC} - I_{C}R_{C}$ 

**Example**: Determine values of  $I_{\rm C}$  and  $V_{\rm CE}$  for the circuit in Figure 5.24, if  $R_{\rm B}$  is 150 k $\Omega$ ,  $R_{\rm C}$  is 5 k $\Omega$ ,  $V_{\rm CC}$  is 12 V, and  $\beta_{\rm DC}$  is 100. (Assuming a silicon BJT)

- Given:  $R_{\rm B} = 150 \text{ k}\Omega$ ,  $R_{\rm C} = 5 \text{ k}\Omega$ ,  $V_{\rm CC} = 12 \text{ V}$ , and  $\beta_{\rm DC} = 100$ .
- Find:  $I_{\rm C}$  and  $V_{\rm CE}$
- Solution:

$$I_{\rm c}: \ I_{\rm c} \approx I_{\rm E} = \frac{V_{\rm CC} - V_{\rm BE}}{R_{\rm c} + \frac{R_{\rm B}}{\beta_{\rm DC}}} = \frac{12 \text{V} - 0.7 \text{V}}{5 \text{ k}\Omega + \frac{150 \text{ k}\Omega}{100}} = 1.74 \text{ mA} \quad \text{Kilo: 10^3; Milli: 10^{-3}}$$

$$V_{\rm CE}$$
:  $V_{\rm CE} \approx V_{\rm C} = V_{\rm CC} - I_{\rm C} R_{\rm C} = 12 \text{ V} - (1.74 \text{ mA}) (5 \text{ k}\Omega) = 3.3 \text{ V}$ 

# Summary

#### Q-point

• The Q-point (quiescent point or bias point): the DC voltage or current at a specific point within the operation characteristic curve of a circuit with no AC input signal applied.



Figure 5.24 The Q-point

• The Q-point  $(I_{\rm C} \text{ and } V_{\rm CE})$  of a BJT circuit is obtained from the values of the collector current  $I_{\rm C}$  versus collector-emitter voltages  $V_{\rm CE}$  (for a specific  $I_{\rm B}$  on the DC load line).

Bias a transistor  $\rightarrow$  establish a Q-point

## DC load line and Q-point

• The Q-point moves along the DC load line:



Figure 5.25 Q-point moves

|                 | Ideal                                    | Actual                                                                                                       |  |  |
|-----------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------|--|--|
| Cutoff (off)    | $V_{\rm CE}$ : $V_{\rm CE} = V_{\rm CC}$ | $V_{\rm CE}$ : $V_{\rm CE} = V_{\rm CE (max)} - I_{\rm CBO} R_{\rm C}$                                       |  |  |
|                 | $I_{\rm C}$ : $I_{\rm C} = 0$            | $V_{\rm CE}:  V_{\rm CE} = V_{\rm CE \ (max)} - I_{\rm CBO} R_{\rm C}$ $I_{\rm C}:  I_{\rm C} = I_{\rm CBO}$ |  |  |
| Saturation (on) | $V_{\rm CE}$ : $V_{\rm CE} = 0$          | $V_{\rm CE}$ : $V_{\rm CE} = V_{\rm CE(sat)}$ $V_{\rm CE(sat)} = V_{\rm BR}$                                 |  |  |
|                 |                                          | $I_{\rm C}: \qquad I_{\rm C} = \frac{V_{\rm CC} - V_{\rm CE(sat)}}{R_{\rm C}}$                               |  |  |

## Active (linear) operation

- Active (linear) region: the region between cutoff and saturation along the DC load line.
  - Below saturation
  - Above cutoff
- BJT amplifier: a transistor in the active or linear region can work as an amplifier to amplify a small AC input signal.

## Signal distortion

- Waveform distortion in a BJT circuit: simply apply an AC signal to the base of a transistor can result in it by moving in and out of the active region of operation (the signal is clipped).
- A large input signal: if the input signal is too large, the output waveform will be limited by both saturation and cutoff (both positive and negative peaks will be clipped).

## Amplifier midpoint biasing

- Midpoint biasing: an amplifier with a centered Q-point on the DC load line. It represents the most efficient use of the amplifiers range for operation with AC input signals.
- Midpoint biasing can provide amplification of an AC input signal without distortion or clipping to the output waveform.
- The commonly used methods of transistor biasing from one source of supply  $(V_{\rm CC})$ :
  - Base bias (fixed bias or base resistor method)
  - Voltage-divider bias
  - Collector-feedback bias
  - Emitter bias (uses two supply voltage  $V_{\rm CC}$  and  $V_{\rm EE}$ ).

## Stability

- Amplifier stability: a condition in which the currents and voltages remain relatively constant over a wide range of temperatures and transistor parameter beta β (transistor current gain).
- Q-point stability: collector current  $I_c$  and collector-emitter voltage  $V_{CE}$  are almost independent of transistor temperature T variations in  $\beta$  value.

| Biasing         | Base bias                                                                               | Voltage-divider bias                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Emitter bias                                                                                                  | Collector-feedback bias                                                                                      |  |
|-----------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--|
| Circuit         | <sup>+V</sup> cc<br>Ib↓ R <sub>c</sub> ↓Ic<br>R <sub>b</sub> C Vce<br>V <sub>be</sub> E | $  \mathbf{r}_{1}   \mathbf{R}_{1} \\   \mathbf{R}_{1} \\   \mathbf{R}_{2} \\   \mathbf{R}_{2} \\   \mathbf{R}_{2} \\   \mathbf{R}_{2} \\   \mathbf{R}_{2} \\   \mathbf{R}_{2} \\   \mathbf{R}_{3} \\   \mathbf{R}_{4} \\   R$ | +Vcc<br>Rc JIc<br>Rb Remijie<br>GND Remijie                                                                   | $R_{B} \qquad C$                                                                                             |  |
| I <sub>c</sub>  | $I_{\rm C} = \beta_{\rm DC} I_{\rm B}$                                                  | $\begin{split} I_{\rm C} &= \frac{V_{\rm B} - V_{\rm BE}}{R_{\rm E}} \\ V_{\rm B} &= V_{\rm CC} \frac{R_2 / / R_{\rm IN(base)}}{R_1 + R_2 / / R_{\rm IN(base)}} \\ \text{If } R_{\rm IN(base)} &>> R_2 : V_{\rm B} \approx V_{\rm CC} \frac{R_2}{R_1 + R_2} \\ R_{\rm IN(base)} &\approx \beta_{\rm DC} R_{\rm E} \end{split}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $I_{\rm C} \approx I_{\rm E} = \frac{-V_{\rm EE} - V_{\rm BE}}{\frac{R_{\rm B}}{\beta_{\rm DC}} + R_{\rm E}}$ | $I_{\rm C} \approx I_{\rm E} = \frac{V_{\rm CC} - V_{\rm BE}}{R_{\rm C} + \frac{R_{\rm B}}{\beta_{\rm DC}}}$ |  |
| V <sub>CE</sub> | $V_{\rm CE} = V_{\rm CC} - I_{\rm C}R_{\rm C}$                                          | $V_{\rm CE} = V_{\rm CC} - I_{\rm C} \left( R_{\rm C} + R_{\rm E} \right)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $V_{\rm CE} = V_{\rm CC} - V_{\rm EE} - I_{\rm C} (R_{\rm C} + R_{\rm E})$                                    | $V_{\rm CE} \approx V_{\rm C} = V_{\rm CC} - I_{\rm C} R_{\rm C}$                                            |  |
| Stability       | Unstable<br>(It is used in switching circuits.)                                         | Stable<br>(It is commonly used in the design of<br>BJT amplifier circuits.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Stable<br>(It uses two supply voltages $V_{\rm CC}$ and $V_{\rm EE}$ )                                        | Stable<br>(It uses a negative-feedback<br>configuration.)                                                    |  |

#### Self-test

- **5.1 1.** A bipolar junction transistor is a ( )-controlled transistor that uses both electrons and holes charge carriers to conduct current.
  - 2. The purpose of DC biasing a transistor: a DC bias current or voltage is added to the AC signal so that the signal is proper ( ).
  - **3.** A transistor in the active or ( ) region can work as an amplifier to amplify a small AC input signal.
  - 4. If the Q-point is below the center, the output waveform will be limited by ( ).
  - 5. Midpoint biasing can provide amplification of an AC input signal without ( ) or clipping to the output waveform.
  - 6. Calculate the values of  $I_{\rm C}$  and  $V_{\rm CE}$  in Figure 5.26. Determine whether the circuit is midpoint biased. Given  $R_{\rm B}$  is 30 k $\Omega$ ,  $R_{\rm C}$  is 300  $\Omega$ ,  $V_{\rm BB}$  is 5 V,  $V_{\rm CC}$  is 15 V,  $R_{\rm B} = 30 \text{ k}\Omega$ ,  $R_{\rm C} = 300 \Omega$ ,  $V_{\rm BB} = 5 \text{ V}$ ,  $V_{\rm CC} = 15 \text{ V}$ , and  $\beta_{\rm DC}$  is 100. (Assuming a silicon BJT)



Figure 5.26 Ch 5: No. 6, self-test

- **5.2** 7. Voltage-divider bias is one of the most frequently used ( ) circuits.
  - 8. Voltage-divider configuration makes the BJT circuit independent of ( ) changes in  $\beta_{DC}$  value.
  - 9. Determine the Q-point for the circuit shown in Figure 5.27, if  $R_1$  is 20 k $\Omega$ ,  $R_2$  is 15 k $\Omega$ ,  $R_C$  is 3 k $\Omega$ ,  $R_E$  is 2 k $\Omega$ ,  $V_{CC}$  is 15 V, and  $\beta_{DC}$  is 150. (Assuming a silicon BJT)



Figure 5.27 Ch 5: No. 9, self-test

**10.** Determine the Q-point for the circuit shown in Figure 5.28, if  $R_{\rm B} = 60 \text{ k}\Omega$ ,  $R_{\rm C} = 550 \Omega$ ,  $R_{\rm E} = 1.5 \text{ k}\Omega$ ,  $V_{\rm CC} = 15 \text{ V}$ ,  $V_{\rm EE} = -15 \text{ V}$ ,  $\beta_{\rm DC}$  is 150. (Assuming a silicon BJT)



Figure 5.28 Ch 5: No.10, self-test

**11.** Determine the saturation and cutoff values of  $I_{C(sat)}$  and  $V_{CE(cutoff)}$  for the circuit shown in Figure 5.29, if  $R_{\rm B}$  is 45 k $\Omega$ ,  $R_{\rm C}$  is 400  $\Omega$ ,  $R_{\rm E}$  is 2 k $\Omega$ ,  $V_{\rm CC}$  is 15V,  $V_{\text{EE}}$  is -15V, and  $\beta_{\text{DC}}$  is 150. (Assuming a silicon BJT)



Figure 5.29 Ch 5: No. 11, self-test

- 12. Emitter bias circuit provides good Q-point stability. The Q-point is almost
- independent of variation in ( ) or the DC current gain  $\beta$ . **13.** Determine values of  $I_{\rm C}$  and  $V_{\rm CE}$  for the circuit shown in Figure 5.30, if  $R_{\rm B}$ is 200 k $\Omega$ ,  $R_{\rm c}$  is 10 k $\Omega$ ,  $V_{\rm cc}$  is 15V,  $\beta_{\rm DC}$  is 150, and  $\beta_{\rm DC}$  is 150. (Assuming a silicon BJT)



Figure 5.30 Ch 5: No. 13, self-test

# Chapter 6

# AC analysis of BJT circuits – BJT amplifiers

#### **Chapter outline**

| 6.1  | Transi | stor amplifiers                                                 | 131 |
|------|--------|-----------------------------------------------------------------|-----|
|      | 6.1.1  | Capacitors in transistor amplifier                              | 131 |
|      | 6.1.2  | Superposition of DC and AC                                      | 133 |
|      | 6.1.3  | Transistor r parameters equivalent model                        | 135 |
|      | 6.1.4  | Transistor <i>h</i> parameters equivalent model                 | 137 |
|      | 6.1.5  | <i>h</i> parameters for three configurations of the transistors | 140 |
| 6.2  | Transi | stor small-signal analysis                                      | 143 |
|      | 6.2.1  | Transistor common-emitter amplifier                             | 143 |
|      | 6.2.2  | Transistor common-collector amplifier                           |     |
|      | 6.2.3  | Transistor common-base amplifier                                | 155 |
|      | 6.2.4  | Multistage transistor amplifiers                                | 157 |
| Sum  | mary   |                                                                 | 161 |
| Self | -test  |                                                                 |     |
|      |        |                                                                 |     |

## 6.1 Transistor amplifiers

## 6.1.1 Capacitors in transistor amplifier

## Amplifier

- Recall amplifier: an electronic device that increases the voltage, current, or power of a input signal. It is a circuit that has a power gain greater than one.
- Amplifier gain: the ratio of output to input in the form of power, voltage, and current. It is a measure of the ability of an amplifier.

$$- \text{ Power gain:} \qquad A_{p} = \frac{P_{out}}{P_{in}}$$
$$- \text{ Voltage gain:} \qquad A_{V} = \frac{V_{out}}{V_{in}}$$
$$- \text{ Current gain:} \qquad A_{i} = \frac{i_{out}}{i_{in}}$$

• BJT amplifier: a BJT in the linear region around an operating point can work as an amplifier to amplify a small AC input signal (low-level signal such as wire-less signal).

## A small-signal BJT amplifier with voltage-divider bias

Circuit of a BJT amplifier with voltage-divider bias:



Figure 6.1 A BJT amplifier with voltagedivider bias

- Recall the purpose of biasing is to stabilize the Q-Point (DC operation) in the desired region of operation in response to an AC input signal.
- A small AC voltage  $(V_{in})$  is applied to the input and passed to output  $(V_{out})$ • through coupling capacitors ( $C_{in}$  and  $C_{out}$ ) that are used to pass an AC signal without disturbing the Q-point of the circuit.
- A bypass capacitor ( $C_{\rm F}$ ) on the emitter resistor ( $R_{\rm F}$ ) to bypass desirable signals to the ground and to increase gain.

## **Capacitor review**

- Capacitor for AC: a capacitor acts as a short circuit in AC (high frequencies). Capacitor for DC: a capacitor acts as an open circuit in DC (low frequencies).
- Recall: the capacitive reactance is proportional to the inverse of the frequency •

$$(X_{\rm C} = \frac{1}{2\pi fC})$$
  
AC:  $f \uparrow \uparrow \rightarrow X_{\rm C} \downarrow \downarrow \rightarrow 0$ 

$$X_{\rm C}\downarrow\downarrow = \frac{1}{2\pi f \uparrow\uparrow C}$$

At higher and higher frequencies,  $X_{\rm C}$  approaches zero – short circuit (pass AC).  $X_{\rm C} \uparrow \uparrow = \frac{1}{2\pi f \downarrow \downarrow C}$ 

 $f \downarrow \downarrow \rightarrow X_c \uparrow \uparrow \rightarrow \infty$ DC:

At lower and lower frequencies,  $X_{\rm C}$  approaches infinity – open circuit (block DC).

- A capacitor blocks DC, so it can be used to pass an AC signal (e.g., audio) without disturb the Q-point of the circuit.
- Capacitor: pass AC signal (short circuit) block DC (open circuit)

## The function of capacitors in BJT amplifier

- Coupling capacitors ( $C_{in}$  and  $C_{out}$ )
  - Capacitive coupling (AC coupling): the transfer of AC signals or electrical energy from one segment of a circuit to another using a capacitor.

- Coupling capacitor: a capacitor that is connected between two nodes of a circuit such that only the AC signal can pass through while DC is blocked (a DC blocking capacitor).
- A coupling capacitor can prevent the internal source resistance  $(R_s)$ , and the load resistance  $(R_t)$ , from changing DC bias or Q-point.
- Bypassing capacitor  $(C_{\rm F})$ 
  - Bypass capacitor: a capacitor that is used to short AC signal to the ground so that the AC noise is removed. It also acts as an open circuit for a DC and maintains the DC bias (not affecting DC operation).
  - A bypass capacitor can eliminate the effect of voltage spikes that may be on an AC signal and reduce the power supply noise.



Figure 6.2 Capacitors in BJT amplifier

## 6.1.2 Superposition of DC and AC

#### Voltage and current notation (in this book)

• DC quantities use capital letters with capital subscripts.

**Example**:  $I_{\rm B}$ ,  $I_{\rm C}$ ,  $I_{\rm E}$ ,  $V_{\rm CE}$ ,  $V_{\rm C}$ ,  $V_{\rm BE}$ , ...

• AC quantities use lowercase letters with capital subscripts (except  $r_{e}$ ).

**Example**:  $i_{\rm B}$ ,  $i_{\rm C}$ ,  $i_{\rm E}$ ,  $v_{\rm CE}$ ,  $v_{\rm BE}$ ,  $v_{\rm CB}$ ,  $r_{\rm e}$ , ...

• AC RMS (root mean square) quantities use uppercase letters with lowercase subscripts.

**Example:**  $I_{\rm c}$ ,  $I_{\rm e}$ ,  $V_{\rm c}$ ,  $V_{\rm ce}$ ,  $R_{\rm e}$ , ...

• Instantaneous quantities use lowercase letters with lowercase subscripts.

**Example**:  $i_{\rm c}$ ,  $i_{\rm e}$ ,  $v_{\rm c}$ ,  $v_{\rm ce}$ , ...

| Quantity      | Letter    | Subscript | Example                                                  |
|---------------|-----------|-----------|----------------------------------------------------------|
| DC            | capital   | capital   | $I_{\rm B}, I_{\rm C}, V_{\rm CE}$                       |
| AC            | lowercase | capital   | $i_{\rm B}, i_{\rm C}, v_{\rm CE}, r_{\rm e}$            |
| AC RMS        | capital   | lowercase | $I_{\rm c}, I_{\rm e}, V_{\rm c}, V_{\rm ce}, R_{\rm e}$ |
| Instantaneous | lowercase | lowercase | $i_{\rm c}, i_{\rm e}, v_{\rm c}, v_{\rm ce}$            |

Table 6.1 Voltage and current notation

#### Superposition of DC and AC waveforms

- Superposition: two or more waves combine in a manner which is the algebraic sum of the waveforms produced by each independent wave acting separately.
- Superposition of AC and DC: combine the waveforms of the AC and DC.



Figure 6.3 Superposition of AC and DC

**Example**: DC: an amplifier has a constant DC operating point (Q-point). AC: the AC signal is usually what will be amplified.



Figure 6.4 Amplifying

## 6.1.3 Transistor r parameters equivalent model

#### **Transistor AC model**

- Model: an informative representation of an object, device, system, etc. that shows what it looks like or how it works and predicts the behavior of a device in a particular operating condition.
- Transistor model: an informative representation of circuit elements that best shows the actual behavior of a transistor under specific operating regions.
- A transistor AC model can be represented by *r*-parameters or *h*-parameters equivalent circuit. The circuit uses internal parameters to represent the BJT's operation.
- *r*-parameter or *h*-parameters model: an equivalent circuit that can be used to accurately predict the performance of a BJT. It can be used to quickly estimate the input impedance, gain, and operating conditions of BJT amplifiers.

#### Transistor *r*-parameters equivalent circuit

- Derive transistor *r*-parameter AC equivalent circuit: in any transistor,  $I_c = \beta_{dc}I_b$ , thus  $\beta_{dc}I_b$  can be thought of as a current generator.
- The *r* parameter AC equivalent circuit is shown below:



Figure 6.5(a) BJT



*Figure 6.5(b)* r parameter *AC equivalent circuit* 

## AC current gains of a transistor

• AC current gain beta ( $\beta_{ac}$ ): the ratio of the AC collector current  $I_c$  to the AC base current  $I_b$ .

$$\beta_{\rm ac} = \frac{I_{\rm c}}{I_{\rm b}}$$

• AC current gain alpha ( $\alpha_{ac}$ ): the ratio of the AC collector current  $I_c$  to the AC emitter current  $I_e$ .

$$\alpha_{\rm ac} = \frac{I_{\rm c}}{I_{\rm e}}$$

## Internal resistance of a transistor

- BJT internal AC resistance *r*: a small AC resistance looking into the terminal of a transistor. It is like the dynamic resistance for a forward-biased diode.
- *r* is equivalent to the slope of voltage-current of the PN diode.

Example: 
$$r_{e} = \frac{\Delta V_{be}}{\Delta I_{e}}$$

Figure 6.6 V-I of the PN diode

- AC base resistance  $r_b$ : it represents the base region AC resistance that depends upon the doping density.  $r_b$  is usually very small (the base is thin and lightly doped) and can be ignored in calculations (it can be replaced by a short circuit).
- AC collector resistance  $r_c$ : it represents reverse-biased collector-base junction resistance. it is typically much larger (reverse-biased) than  $R_c$  and can be neglected in calculations (it can be replaced by an open circuit).
- AC emitter resistance  $r_e$ : it represents the forward-biased base-emitter junction resistance and has a low value. At room temperature, the following equations can be used to find an approximate value for  $r_e$ .

$$r_{\rm e} = \frac{26 \text{ mV}}{I_{\rm E} \text{ (mA)}}$$

At room temperature

## Simplified transistor r parameter equivalent circuit

- $r_{\rm b}$ : very small short circuit
- $r_{\rm c}$ : very large open circuit
- The collector branch acts as a current source  $(\beta_{ac}I_{b})$ .



Figure 6.7 Simplified BJT r parameter equivalent circuit

| <i>r</i> parameter                  | Formula                                                                          |
|-------------------------------------|----------------------------------------------------------------------------------|
| AC emitter resistance $r_{\rm e}$   | $r_{\rm e} = \frac{26 \text{ mV}}{I_{\rm E} \text{ (mA)}}$ (at room temperature) |
| AC base resistance $r_{\rm b}$      | very small – short circuit                                                       |
| AC collector resistance $r_{\rm c}$ | very large – open circuit                                                        |
| AC current gain $\beta_{ac}$        | $\beta_{\rm ac} = \frac{I_{\rm c}}{I_{\rm b}}$                                   |
| AC current gain $\alpha_{ac}$       | $\alpha_{\rm ac} = \frac{I_{\rm c}}{I_{\rm c}}$                                  |

Table 6.2 r parameters and current gains

## 6.1.4 Transistor h parameters equivalent model

#### **Transistor h parameters**

• Hybrid parameters or *h* parameters: every linear circuit (or network) having input and output terminals can be analyzed by four parameters called hybrid (*h*) parameters.

Figure 6.8 Network

- Four general *h* parameters:
  - Input resistance or impedance  $h_i$ : the ratio of the input voltage  $V_i$  to the input current  $I_i$  (with the output short-circuited).

$$h_{i} = \frac{V_{i}}{I_{i}}$$
 Subscript "i" – input

- Output conductance or admittance  $h_0$ : the ratio of the output current  $I_0$  to the output voltage  $V_0$  (with the input open-circuited).

$$h_{\rm o} = \frac{I_{\rm o}}{V_{\rm o}}$$
 Subscript "o" – output

- Forward current gain  $h_{\rm f}$ : the ratio of the load current  $I_{\rm o}$  to the input current  $I_{\rm i}$  (with the output short-circuited).

$$h_{\rm f} = \frac{I_{\rm o}}{I_{\rm i}}$$
 Subscript "f" – forward bias

- Reverse voltage gain  $h_r$ : the ratio of the input voltage  $V_i$  to the output voltage  $V_o$  (with the input open-circuited).

$$h_{\rm r} = \frac{V_{\rm i}}{V_{\rm o}}$$
 Subscript "r" – reverse bias

- Four hybrid parameters measured in ohm, mho (or siemens), or dimensionless. Hybrid means "mixed". Since there is a mixture of units involved, they are called hybrid parameters.
- Hybrid parameters  $h_{\rm f}$  and  $h_{\rm r}$ : they are the same as the *r* parameters (AC current gain  $\beta_{\rm ac}$  or  $\alpha_{\rm ac}$ ) but are more widely used in transistor datasheets (they can easily be measured).
- Small-signal analysis: both *r* and *h* parameters are valid only for small-signal analysis (the amplifier's linear region of operation). The BJT is a non-linear device so only for a small signal can use small-signal approximation and treat the BJT as a linear device.

| h parameters                           | Subscript   | Condition            | Formula                                   | Unit          |
|----------------------------------------|-------------|----------------------|-------------------------------------------|---------------|
| Input impedance or resistance $h_i$    | i – input   | Output short circuit | $h_{i} = \frac{V_{i}}{I_{i}}$             | ohm           |
| Output admittance or conductance $h_0$ | o – output  | Input open circuit   | $h_{o} = \frac{I_{o}}{V_{o}}$             | mho           |
| Forward current gain $h_{\rm f}$       | f – forward | Output short circuit | $h_{\rm f} = \frac{I_{\rm o}}{I_{\rm i}}$ | dimensionless |
| Reverse voltage gain $h_r$             | r – reverse | Input open circuit   | $h_{\rm r} = \frac{V_{\rm i}}{V_{\rm o}}$ | dimensionless |

Table 6.3 h parameters

## Introduction to fundamental BJT amplifier circuit configurations

- There are three fundamental configurations for a transistor amplifier:
  - Common-emitter amplifier
  - Common-collector amplifier
  - Common-base amplifier
- Common-emitter amplifier (CE):
  - The input signal is applied between the base and emitter terminals of the BJT.
  - The output is taken between the collector and emitter terminals.
  - The emitter is a common connection terminal for both input and output. Emitter - common;  $V_{in}$  - base;  $V_{out}$  - collector



Figure 6.9 Common-emitter amplifier

- Common-collector amplifier (CC): •
  - The input signal is applied between the base and emitter terminals. \_
  - The output is taken from the emitter branch of the BJT.
  - The collector terminal is a common connection point for both input and \_ output. (The collector terminal is "grounded" through the power supply. Both the signal source and the output share the collector lead as a common connection point.)

Collector – common;

 $V_{out}$  – emitter



Figure 6.10 Common-collector amplifier

- Common-base amplifier (CB):
  - The input signal is applied to the emitter branch of the BJT. \_
  - The output is taken from the collector branch of the BJT.
  - The base terminal is a common connection point for both input and output. \_ Base – common;  $V_{in}$  – emitter;  $V_{out}$  – collector



Figure 6.11 Common-base amplifier

## 6.1.5 h parameters for three configurations of the transistors

#### h parameters for three BJT amplifier configurations

• Subscript letter: the second subscript letter is added to the four *h* parameters to define different types of amplifier configurations.

e – emitter

c – collector

b – base

- Common-emitter amplifier (CE) add a subscript e.
- Common-collector amplifier (CC) add a subscript c.
- Common-base amplifier (CB) add a subscript b.

| Table 6.4 | Types of | amplifier | configuration | ıs |
|-----------|----------|-----------|---------------|----|
|-----------|----------|-----------|---------------|----|

| Amplifier                  | Abbreviation | Input   | Output    | Common<br>terminal | Subscript |
|----------------------------|--------------|---------|-----------|--------------------|-----------|
| Common-emitter amplifier   | CE           | base    | collector | emitter            | e         |
| Common-collector amplifier | CC           | base    | emitter   | collector          | c         |
| Common-base amplifier      | СВ           | emitter | collector | base               | b         |

#### Common-emitter (CE) h parameters

• Input resistance or impedance  $h_{ie}$ : the ratio of the input voltage  $V_b$  to the input current  $I_b$ .

$$h_{\rm ie} = \frac{V_{\rm i}}{I_{\rm i}} = \frac{V_{\rm b}}{I_{\rm b}}$$

• Output conductance or admittance  $h_{oe}$ : the ratio of the output current  $I_c$  to the output voltage  $V_{ce}$ .

$$h_{\rm oe} = \frac{I_{\rm o}}{V_{\rm o}} = \frac{I_{\rm c}}{V_{\rm ce}}$$

• Forward current gain  $h_{fe}$ : the ratio of the output current  $I_{c}$  to the input current  $I_{b}$ .

$$h_{\rm fe} = \frac{I_{\rm o}}{I_{\rm i}} = \frac{I_{\rm c}}{I_{\rm b}}$$

• Reverse voltage gain  $h_{\rm re}$ : the ratio of the input voltage  $V_{\rm b}$  to the output voltage  $V_{\rm c}$ .

Figure 6.12 CE amplifier

#### Common-collector (CC) h parameters

• Input resistance (or impedance)  $h_{ic}$ : the ratio of the input voltage  $V_b$  to the input current  $I_b$ .

$$h_{\rm ic} = \frac{V_{\rm i}}{I_{\rm I}} = \frac{V_{\rm b}}{I_{\rm b}}$$

Output conductance (or admittance) h<sub>oc</sub>: the ratio of the output current I<sub>e</sub> to the output voltage V<sub>e</sub>.

$$h_{\rm oc} = \frac{I_{\rm o}}{V_{\rm o}} = \frac{I_{\rm e}}{V_{\rm e}}$$

• Forward current gain  $h_{fc}$ : the ratio of the output current  $I_e$  to the input current  $I_{fc}$ .

$$h_{\rm fc} = \frac{I_{\rm o}}{I_{\rm I}} = \frac{I_{\rm e}}{I_{\rm b}}$$

• Reverse voltage gain  $h_{rc}$ : the ratio of the input voltage  $V_{b}$  to the output voltage  $V_{c}$ .



Figure 6.13 CC amplifier

#### Common-base (CB) amplifier h parameters

• Input resistance (or impedance)  $h_{ib}$ : the ratio of the input voltage  $V_e$  to the input current  $I_e$ .

$$h_{\rm ib} = \frac{V_{\rm i}}{I_{\rm i}} = \frac{V_{\rm e}}{I_{\rm e}}$$

• Output conductance (or admittance)  $h_{ob}$ : the ratio of the output current  $I_c$  to the output voltage  $V_c$ .

$$h_{\rm ob} = \frac{I_{\rm o}}{V_{\rm o}} = \frac{I_{\rm c}}{V_{\rm c}}$$

• Forward current gain  $h_{\text{fb}}$ : the ratio of the output current  $I_{\text{c}}$  to the input current  $I_{\text{c}}$ 

$$h_{\rm fb} = \frac{I_{\rm o}}{I_{\rm i}} = \frac{I_{\rm c}}{I_{\rm e}}$$

• Reverse voltage gain  $h_{rb}$ : the ratio of the input voltage  $V_e$  to the output voltage  $V_c$ .



Figure 6.14 CB amplifier

Table 6.5 h parameters for three configurations

| Configuration         | Subscript | h <sub>i</sub>                             | h <sub>o</sub>                              | h <sub>f</sub>                             | h <sub>r</sub>                             |
|-----------------------|-----------|--------------------------------------------|---------------------------------------------|--------------------------------------------|--------------------------------------------|
| Common-emitter (CE)   | e         | $h_{\rm ie} = \frac{V_{\rm b}}{I_{\rm b}}$ | $h_{\rm oe} = \frac{I_{\rm c}}{V_{\rm ce}}$ | $h_{\rm fe} = \frac{I_{\rm c}}{I_{\rm b}}$ | $h_{\rm re} = \frac{V_{\rm b}}{V_{\rm c}}$ |
| Common-collector (CC) | с         | $h_{\rm ic} = \frac{V_{\rm b}}{I_{\rm b}}$ | $h_{\rm oc} = \frac{I_{\rm e}}{V_{\rm e}}$  | $h_{\rm fc} = \frac{I_{\rm e}}{I_{\rm b}}$ | $h_{\rm re} = \frac{V_{\rm b}}{V_{\rm e}}$ |
| Common-base (CB)      | b         | $h_{\rm ib} = \frac{V_{\rm e}}{I_{\rm e}}$ | $h_{\rm ob} = \frac{I_{\rm c}}{V_{\rm c}}$  | $h_{\rm fb} = \frac{I_{\rm c}}{I_{\rm e}}$ | $h_{\rm rb} = \frac{V_{\rm e}}{V_{\rm c}}$ |

#### h parameters main equivalent circuit



Figure 6.15 h parameter main equivalent circuit

(Subscripts 11, 12, 21, and 22 could be ie, oe, fe, ...)

#### Conversion between *h* and *r* parameters

• *h* parameters and *r* parameters are similar, designed for small signals, involve using an equivalent circuit to model transistor behavior, but *h* parameters are more widely used in transistor datasheets (datasheets provide *h* parameters).



*Figure 6.16(a)* r parameters equivalent



The forward current gain  $h_{\rm fe}$  is the same as the  $\beta_{\rm ac}$  that can be seen from h and r• parameters common-emitter equivalent circuits.



Figure 6.17 h and r conversion

$$h_{\rm fe} = \beta_{\rm ac} = \frac{I_{\rm c}}{I_{\rm b}}$$

## 6.2 Transistor small-signal analysis

#### 6.2.1 Transistor common-emitter amplifier

#### **DC** analysis

- Recall: common-emitter (CE) circuit •
  - Emitter common

  - $V_{\rm in}$  base  $V_{\rm out}$  collector



*Figure 6.18 Common-emitter amplifier* 

#### 144 Understandable electronic devices

• The DC equivalent circuit of a CE amplifier is obtained by replacing all capacitors by an open circuit.



Figure 6.19 The DC equivalent circuit of a CE amplifier

- The capacitive reactance is proportional to the inverse of the frequency  $(X_{\rm C} = \frac{1}{2\pi f C}).$
- Recall: a capacitor acts as an open circuit in DC (low frequencies).

DC:  $f \downarrow \downarrow \rightarrow X_{\rm C} \uparrow \uparrow \rightarrow \infty \rightarrow \text{ open circuit}$   $X_{\rm c} = \frac{1}{2\pi fC}$ 

- Q-point of a common-emitter circuit:
  - $I_{\rm C} \approx I_{\rm E} = \frac{V_{\rm E}}{R_{\rm E}} = \frac{V_{\rm B} V_{\rm BE}}{R_{\rm E}} \qquad V_{\rm B} = V_{\rm CC} \frac{R_2 / / R_{\rm IN(base)}}{R_1 + R_2 / / R_{\rm IN(base)}}, R_{\rm IN(base)} \approx \beta_{\rm DC} R_{\rm E}$   $\text{If } R_{\rm IN(base)} \gg R_2, \qquad V_{\rm B} \approx V_{\rm CC} \frac{R_2}{R_1 + R_2}$   $V_{\rm CE} \approx V_{\rm C} V_{\rm E} = I_{\rm C} R_{\rm C} (V_{\rm B} V_{\rm BE}) \qquad V_{\rm C} = I_{\rm C} R_{\rm C}, \quad V_{\rm E} = V_{\rm B} V_{\rm BE}$   $I_{\rm B} = \frac{I_{\rm C}}{\beta_{\rm DC}}$

#### AC equivalent circuit

• The AC equivalent circuit of a CE amplifier is obtained by replacing all capacitors by a short circuit and setting DC voltage sources to zero and replacing them by ground.



*Figure 6.20(a) A CE amplifier* 

Figure 6.20(b) AC equivalent circuit of a CE amplifier

- Capacitors are replaced by short circuits in AC analysis
  - Recall: a capacitor acts as a short circuit in AC (high frequencies).

- AC: 
$$f \uparrow \uparrow \to X_c \downarrow \downarrow \to 0 \to \text{short circuit}$$

$$X_{\rm C} = \frac{1}{2\pi fC}$$

- DC source is replaced by a ground in AC analysis
  - DC source does not generate any changes, therefore from an AC analysis point of view, their contribution is zero.
  - For an AC signal, a zero voltage DC source is the same as ground.

#### Input resistance

•  $R_{ib}$ : the input resistance at the base of the transistor.

$$R_{ib} = \frac{V_{b}}{I_{b}} = \frac{I_{e}r_{e}}{\frac{I_{e}}{\beta_{ac}}} = \beta_{ac}r_{e} \qquad V_{b} = I_{e}r_{e}, \quad I_{b} = \frac{I_{e}}{\beta_{ac}}, \quad h_{fe} = \beta_{ac}$$



•  $R_{in}$ : the total circuit input resistance presented to the AC source.

*Figure 6.22 Total circuit input resistance* 

#### **Output resistance**

•  $R_{o}$ : the output resistance presented to the load of the circuit. It acts as the source resistance for its load.

$$R_{o} = R_{C} \vee r_{c}$$

#### 146 Understandable electronic devices

- $r_c$ : the AC collector resistance  $r_c$  represents reverse-biased collector-base junction resistance.
- $r_{\rm c}$  is typically much larger than the collector resistor  $R_{\rm c}$  and can be replaced by an open circuit.



*Figure 6.23 Output resistance* 

#### The AC voltage $V_{\rm b}$ at the base

• If  $R_s$  (the source resistance) = 0:  $V_b = V_{in}$ 

• If 
$$R_{\rm s} \neq 0$$
:  $V_{\rm b} = V_{\rm in} \frac{R_{\rm in}}{R_{\rm s} + R_{\rm in}}$   $R_{\rm in} = R_1 // R_2 // \beta_{\rm ac} r_{\rm e}$ 

 $V_{\rm b} \approx V_{\rm in}$ 

 $V_{\rm b} = V_{\rm in} \frac{R_{\rm in}}{R_{\rm c} + R_{\rm in}}$ 

• If  $R_{\rm s} \ll R_{\rm in}$ :



Figure 6.24  $V_{h}$  at the base

#### Voltage gain

- One of the key aspects of the amplifiers and their circuit design is the voltage gain. It is a measure of the ability of an amplifier.
- Amplifier voltage gain  $A_{\rm v}$ : the ratio of output to input in the form of voltage.  $A_{\rm v}$  is how much the output voltage is greater than the input voltage.
- Voltage gain without the load resistor  $R_{\rm L}$ :

$$A_{\rm v} = \frac{V_{\rm out}}{V_{\rm in}} = \frac{V_{\rm c}}{V_{\rm b}} = \frac{I_{\rm c}R_{\rm C}}{I_{\rm e}r_{\rm e}} \approx \frac{I_{\rm e}R_{\rm C}}{I_{\rm e}r_{\rm e}} = \frac{R_{\rm C}}{r_{\rm e}} \qquad \qquad I_{\rm c} \approx I_{\rm e}$$



Figure 6.25 Derive the voltage gain

• Voltage gain with the load resistor  $R_1$ :



Figure 6.26 Voltage gain with R<sub>1</sub>

#### A bypass capacitor can increase voltage gain

- Recall: a capacitor acts as a short circuit in AC.
- An amplifier without a bypass capacitor: the voltage gain for an amplifier without a bypass capacitor  $-R_{\rm E}$  is in series with  $r_{\rm e}$ :

$$A_{\rm v} = \frac{R_{\rm C}}{r_{\rm e} + R_{\rm E}}$$



Figure 6.27 An amp without a bypass C

• An amplifier with a bypass capacitor: when a bypass capacitor  $C_{\rm E}$  is connected with an emitter resistance  $R_{\rm E}$ , the voltage gain of  $C_{\rm E}$  amplifier increases.

$$C_{\rm E}$$
 is short-circuited.

$$A_{\rm v} = \frac{R_{\rm C}}{r_{\rm e}}$$



Figure 6.28 An amp with a bypass C

**Example:** For the BJT amplifier of Figure 6.18, determine the Q-point, input and output resistance  $R_{in}$  and  $R_{out}$ , AC signal voltage at the base  $V_b$ , and voltage gain  $A_V$  both with and without the bypass capacitor  $C_E$  and load  $R_L$ , if  $R_1$  is 15 k $\Omega$ ,  $R_2$  is 4.7 k $\Omega$ ,  $R_C$  is 2 k $\Omega$ ,  $R_E$  is 1.5 k $\Omega$ ,  $R_S$  is 100  $\Omega$ ,  $R_L$  is 47 k $\Omega$ ,  $V_{CC}$  is 12V,  $V_{in}$  is 8 mV,  $\beta_{DC}$  is 100, and  $h_{fe}$  is 200. (Assuming a silicon BJT)

- Given:  $R_1 = 15 \text{ k}\Omega$ ,  $R_2 = 4.7 \text{ k}\Omega$ ,  $R_C = 2 \text{ k}\Omega$ ,  $R_E = 1.5 \text{ k}\Omega$ ,  $R_S = 100 \Omega$ ,  $R_L = 47 \text{ k}\Omega$ ,  $V_{CC} = 12 \text{ V}$ ,  $V_{in} = 8 \text{ mV}$ ,  $\beta_{DC} = 100$ , and  $h_{fe} = 200$ .
- Find: Q-point,  $R_{in}$ ,  $R_o$ ,  $V_b$ ,  $A_V$  with and without  $C_E$ , and  $A_V$  with and without  $R_L$  (with  $C_E$ ).

2

• Solution:

**DC (Q-point):**  $I_c$  and  $V_{cE}$ 

$$I_{\rm C}: \text{Thinking process: } I_{\rm C} \approx I_{\rm E} = \frac{V_{\rm E}^{2}}{R_{\rm E}} \rightarrow V_{\rm E} = V_{\rm B}^{2} - V_{\rm BE} \rightarrow \text{if } R_{\rm IN(base)}^{2} >> R_{2}$$

$$\rightarrow V_{\rm B} \approx V_{\rm CC} \frac{R_{2}}{R_{1} + R_{2}}$$

$$R_{\rm IN (base)} = \beta_{\rm DC} R_{\rm E} = (100) (1.5 \text{ k}\Omega) = 150 \text{ k}\Omega \qquad R_{\rm IN(base)} >> R_{2}$$

$$V_{\rm B} \approx V_{\rm CC} \frac{R_{2}}{R_{1} + R_{2}} = 12 \text{ V} \frac{4.7 \text{ k}\Omega}{15 \text{ k}\Omega + 4.7 \text{ k}\Omega} \approx 2.86 \text{ V}$$

$$V_{\rm E} = V_{\rm B} - V_{\rm BE} = 2.86 \text{ V} - 0.7 \text{ V} = 2.16 \text{ V}$$

$$I_{\rm C} \approx I_{\rm E} = \frac{V_{\rm E}}{R_{\rm E}} = \frac{2.16 \text{ V}}{1.5 \text{ k}\Omega} = 1.44 \text{ mA}$$

$$\text{Milli: 10^{-3}; \text{ Kilo: 10^{3}}}$$

$$V_{\rm CE}: \text{Thinking process: } V_{\rm CE} = V_{\rm C}^{2} - V_{\rm E} \rightarrow V_{\rm C} = V_{\rm CC} - I_{\rm C} R_{\rm C}$$

$$V_{\rm c} = V_{\rm cc} - I_{\rm c} R_{\rm c} = 12 \text{ V} - (1.44 \text{ mA}) (2 \text{ k}\Omega) = 9.12 \text{ V}$$
  
 $V_{\rm ce} = V_{\rm c} - V_{\rm E} = 9.12 \text{ V} - 2.16 \text{ V} = 6.96 \text{ V}$ 

AC

-  $R_{\rm in}$ : Thinking process:  $R_{\rm in} = R_1 \parallel R_2 \parallel \beta_{ac} r_{\rm e}^? \rightarrow r_{\rm e} = \frac{25 \text{ mV}}{I_{\rm E}}$  $r_{\rm e} = \frac{25 \text{ mV}}{I_{\rm E}} = \frac{25 \text{ mV}}{1.44 \text{ mA}} \approx 17.36 \Omega$ 

$$R_{in} = R_1 || R_2 || \beta_{ac} r_e = 15 \text{ k}\Omega || 4.7 \text{ k}\Omega || (200) (17.36 \Omega) \quad h_{ic} = \beta_{ac} \approx 3.579 \text{ k}\Omega || 3.472 \text{ k}\Omega \approx 1.762 \text{ k}\Omega$$

$$= V_b; \qquad V_b = V_{in} \frac{R_{in}}{R_s + R_{in}} = 8 \text{ mV} \frac{1.762 \text{ k}\Omega}{0.1 \text{ k}\Omega + 1.762 \text{ k}\Omega} \approx 7.57 \text{ mV}$$

$$R_s = 100 \Omega = 0.1 \text{ k}\Omega$$

$$= R_o; \qquad R_o \approx R_c = 2 \text{ k}\Omega$$

$$= \frac{2 \text{ k}\Omega}{17.36 \Omega + 1.5 \text{ k}\Omega} \approx 1.32$$

$$= \frac{2 \text{ k}\Omega}{0.01736 \text{ k}\Omega + 1.5 \text{ k}\Omega} \approx 1.32$$

$$= \frac{2 \text{ k}\Omega}{0.01736 \text{ k}\Omega} = \frac{2 \text{ k}\Omega}{0.01736 \text{ k}\Omega} \approx 115.2$$

$$= A_v \text{ with } C_E \text{ (without } R_L): \qquad A_v = \frac{R_c}{r_e} = \frac{2 \text{ k}\Omega}{17.36 \Omega} = \frac{2 \text{ k}\Omega}{0.01736 \text{ k}\Omega} \approx 115.2$$

$$= A_v \text{ with } C_E \text{ and } R_L: \qquad A_v = \frac{R_c \setminus |R_L|}{r_e} = \frac{2 \text{ k}\Omega \setminus |47 \text{ k}\Omega|}{17.36 \Omega}$$

$$= \frac{1.92 \text{ k}\Omega}{0.01736 \text{ k}\Omega} = 110.6$$

#### **Phase relationship**

• 180° phase shift: the output voltage in a  $C_{\rm E}$  amplifier is 180° out of phase with the input voltage.

A waveform that enters the input of the common emitter amplifier will have a 180° phase change at the output.

• When the input voltage  $V_{\rm in}$  increases, base current  $I_{\rm b}$  increases. In turn, this increases in collector current  $I_{\rm c}$ . This causes a voltage drop in the collector terminal  $V_{\rm c}$  and produces an 180° phase shift.

$$\bigvee_{c} = V_{CC} - I_{c}^{\uparrow} R_{C} \qquad \qquad I_{b} = \beta_{ac} I_{c}$$

#### **Current** gain

- Amplifier current gain: the ratio of output to input in the form of current.
- The current gain of a BJT (device's current gain) is the ratio of collector current  $I_{\rm c}$  to the base current  $I_{\rm b}$ .

$$\beta_{\rm ac} = h_{\rm fe} = \frac{I_{\rm c}}{I_{\rm b}}$$

The current gain for a  $C_{\rm E}$  amplifier is the ratio of collector current  $I_{\rm c}$  to the input current  $I_{in}$ .



Figure 6.29 Derive the current gain

#### **Power gain**

- Amplifier power gain: the ratio of output to input in the form of power. •
- Power gain is the product of current gain and voltage gain. •

$$A_{\rm p} = A_{\rm y} A_{\rm i} \qquad \qquad P = VI$$

#### Transistor common-collector amplifier 6.2.2

#### Common-collector (CC) circuit

- Collector common
- $V_{in}$  base  $V_{out}$  emitter



Figure 6.30 Common-collector amplifier

#### AC equivalent circuit

AC equivalent circuit of a CC amplifier is obtained by replacing all capacitors with • a short circuit and setting DC voltage source to zero and replacing it by ground.





Figure 6.31(a) CC amplifier

Figure 6.31(b) AC equivalent circuit

#### Voltage gain

• Voltage gain without the load resistor  $R_1$ :

$$A_{\rm v} = \frac{R_{\rm E}}{R_{\rm E} + r_{\rm e}}$$
  
Derive:  $A_{\rm v} = \frac{V_{\rm out}}{V_{\rm in}}$   
 $V_{\rm v} = \frac{V_{\rm e}}{V_{\rm b}} = \frac{I_{\rm e}R_{\rm E}}{I_{\rm e}(R_{\rm E} + r_{\rm e})} = \frac{R_{\rm E}}{R_{\rm E} + r_{\rm e}}$ 

• Voltage gain with the load resistor  $R_1$ :

$$A_{\rm v} = \frac{R_{\rm E} \setminus \backslash R_{\rm L}}{R_{\rm E} \setminus \backslash R_{\rm L} + r_{\rm e}}$$

• Voltage gain is approximately 1: usually  $R_{\rm E} \setminus R_{\rm L}$  is much larger than  $r_{\rm e}$  and voltage gain  $A_{\rm V}$  is approximately equal to one.

$$A_{v} \approx 1$$
  
Derive:  $A_{v} = \frac{R_{E} \setminus R_{L}}{R_{E} \setminus R_{L} + r_{e}} \approx \frac{R_{E} \setminus R_{L}}{R_{E} \setminus R_{L}} \approx 1$  If  $R_{E} \setminus R_{L} >> r_{e}$ 

Figure 6.32 Voltage gain with R<sub>L</sub>

#### Phase relationship

• Voltage follower or emitter follower: the CC amplifier is also known as the voltage follower or emitter follower because the load voltage "follows" the input signal very closely and voltage gain is approximately equal to one  $(A_v \approx 1)$ .

#### 152 Understandable electronic devices

• In phase: the CC amplifier receives its input signal to the base with the output voltage taken from across the emitter load. As the emitter voltage follows the base voltage, the output voltage in a CC amplifier is in phase with the input voltage (it simply follows it).

If a rise in the input voltage causes a rise in the output voltage,  $V_{out}$  is in phase with  $V_{in}$ , or phase shift is zero.

#### **Current gain**

• The current gain for a CC amplifier is the ratio of the emitter current  $I_e$  (output) to the input current  $I_{in}$  or the base current  $I_{b}$ .

$$A_{i} = \frac{I_{o}}{I_{in}} = \frac{I_{e}}{I_{b}} \qquad I_{e} = \beta_{ac}I_{b}$$

$$- \text{ If } R_{1} \parallel R_{2} \gg \beta_{ac} (R_{E} \parallel R_{L}):$$

$$A_{i} \approx \beta_{ac} + 1$$

$$\text{Derive : } A_{i} = \frac{I_{o}}{I_{in}} = \frac{I_{e}}{I_{b}} = \frac{I_{e} + I_{b}}{I_{b}} \qquad I_{o} = I_{e}, I_{e} = I_{e} + I_{b}$$

$$A_{i} = \frac{I_{e}}{I_{b}} + \frac{I_{b}}{I_{b}} = \frac{I_{e}}{I_{b}} + 1$$

$$A_{i} = \frac{\beta_{ac}I_{b}}{I_{b}} + 1 = \beta_{ac} + 1 \qquad I_{c} = \beta_{ac}I_{b}$$

$$- \text{ If } \beta_{ac} \gg 1 \qquad A_{i} \approx \beta_{ac} \qquad A_{i} = \beta_{ac} + 1$$

- The current gain of a common-collector amplifier is high (close to the transistor's current gain  $\beta_{ac}$ ).
- The common-collector amplifier is a current amplifier that does not amplify voltage signals  $(A_v \approx 1)$ .

#### Power gain

Power gain of the common-collector amplifier is always close to the current gain (since A<sub>v</sub> ≈ 1).

#### Input resistance

If

- The input resistance at the base of the transistor:
  - $R_{\rm ib}$  without the load resistor  $R_{\rm L}$ :

$$R_{\rm ib} = \beta_{\rm ac} \left( r_{\rm e} + R_{\rm E} \right)$$

Derive: 
$$R_{ib} = \frac{V_{b}}{I_{b}} = \frac{I_{e} (r_{e} + R_{E})}{I_{b}} = \frac{\beta_{ac}I_{b} (r_{e} + R_{E})}{I_{b}} = \beta_{ac} (r_{e} + R_{E})$$
$$R_{E} >> r_{e}: \qquad R_{ib} \approx \beta_{ac}R_{E}$$



Figure 6.33 input resistance at the base

-  $R_{ib}$  with the load resistor  $R_{L}$ :

$$\begin{split} R_{\rm ib} &= \beta_{\rm ac} \left( r_{\rm e} + R_{\rm E} \backslash \backslash R_{\rm L} \right) \\ \text{If } R_{\rm E} \backslash \backslash R_{\rm L} \gg r_{\rm e} \text{:} \qquad R_{\rm ib} \approx \beta_{\rm ac} \left( R_{\rm E} \backslash \backslash R_{\rm L} \right) \end{split}$$

• The total circuit input resistance presented to the AC source:

$$R_{\rm in} = R_1 \parallel R_2 \parallel R_{\rm ib}$$



Figure 6.34 Input resistance with  $R_L$ 

• High input resistance: the value of input resistance on a CC amplifier is usually very high.

Since  $R_{ib}$  is calculated with the current gain  $\beta_{ac}$  of the transistor, and  $\beta_{ac}$  is usually very high.  $(R_{ib} \approx \beta_{ac} R_{F})$ 

#### **Output resistance**

- The output resistance acts as the source resistance for its load.
- The output resistance  $R_0$  presented to the load of the circuit:

$$R_{o} \approx \left(\frac{R_{s}}{\beta_{ac}} + r_{e}\right) \setminus R_{E} \qquad \qquad \beta_{ac} = h_{f}$$

Derive:  $R_{o} = \frac{V_{o}}{I_{o}} = \frac{V_{e}}{I_{o}} = \frac{V_{e}}{\beta_{o} I_{o}}$ 

$$I_{b} = \frac{V_{e}}{(R_{s} \setminus |R_{1}| \setminus |R_{2}|) + r_{e}}$$
  
If  $R_{1}$  and  $R_{2} \gg R_{s}$  and  $r_{e}$ :  $I_{b} \approx \frac{V_{e}}{R_{s}}$ 

154 Understandable electronic devices

$$R_{o} = \frac{V_{e}}{I_{e}} = \frac{V_{e}}{\beta_{ac}I_{b}} = \frac{V_{e}}{\beta_{ac}\frac{V_{e}}{R}} \qquad I_{e} \approx I_{c} = \beta_{ac}I_{b}, \quad I_{b} = \frac{V_{e}}{R_{s}}$$

$$\therefore$$
 the load sees  $R_{\rm E}$  in parallel with  $\frac{R_{\rm s}}{\beta_{\rm ac}}$ ,  $\therefore R_{\rm o} \approx \frac{R_{\rm s}}{\beta_{\rm ac}} \setminus R_{\rm E}$ 

If don't neglect 
$$r_{\rm e}$$
 (in series with  $\frac{R_{\rm s}}{\beta_{\rm ac}}$ ):  $R_{\rm o} \approx \left(\frac{R_{\rm s}}{\beta_{\rm ac}} + r_{\rm e}\right) \setminus R_{\rm E}$ 

 Low output resistance: the output resistance on a CC amplifier is always very low.

Since a CC amplifier can provide high output current gain and without voltage gain, it must have a low output resistance  $\left(R \downarrow = \frac{V}{I \uparrow}\right)$ .

**Example**: For the BJT CC amplifier of Figure 6.30, determine the input resistance  $R_{\rm in}$ , output resistance  $R_{\rm o}$ , and voltage gain  $A_{\rm v}$ , if  $R_{\rm i}$  is 5 k $\Omega$ ,  $R_{\rm 2}$  is 4.7 k $\Omega$ ,  $R_{\rm E}$  is 3.5 k $\Omega$ ,  $R_{\rm s}$  is 500  $\Omega$ ,  $R_{\rm L}$  is 20 k $\Omega$ ,  $V_{\rm CC}$  is 12V,  $\beta_{\rm DC}$ = 150, and  $h_{\rm fe}$  is 100. (Assuming a silicon BJT.)

- Given:  $R_1 = 5 \text{ k}\Omega$ ,  $R_2 = 4.7 \text{ k}\Omega$ ,  $R_E = 3.5 \text{ k}\Omega$ ,  $R_s = 500 \Omega$ ,  $R_L = 20 \text{ k}\Omega$ ,  $V_{\rm CC} = 12 \text{ V}$ ,  $\beta_{\rm PC} = 150$ , and  $h_{\rm fe} = 100$ .
- Find:  $R_{in}, R_o$ , and  $A_V$ .
- Solution:

 $R_{in}$ : Thinking process:  $R_{in} = R_1 || R_2 || R_{ib} \rightarrow R_{ib} \approx \beta_{ac} \left( \frac{?}{R_E || R_L} \right)$ 

$$R_{\rm E} \mid R_{\rm L} = (3.5 \text{ k}\Omega) \mid (20 \text{ k}\Omega) \approx 2.98 \text{ k}\Omega$$
$$R_{\rm ib} \approx \beta_{\rm ac} \left(R_{\rm E} \mid R_{\rm L}\right) = (100) (2.98 \text{ k}\Omega) = 298 \text{ k}\Omega$$
$$\beta_{\rm ac} = h_{\rm fe}$$

$$\boldsymbol{R}_{in} = \boldsymbol{R}_1 || \boldsymbol{R}_2 || \boldsymbol{R}_{ib} = (5 \text{ k}\Omega) \setminus (4.7 \text{ k}\Omega) \setminus (298 \text{ k}\Omega) \approx 2.4 \text{ k}\Omega$$

 $\boldsymbol{R}_{o}: \text{Thinking process: } \boldsymbol{R}_{o} \approx \left(\frac{\boldsymbol{R}_{s}}{\beta_{ac}} + \hat{\boldsymbol{r}}_{e}^{2}\right) \parallel \boldsymbol{R}_{E} \rightarrow \boldsymbol{r}_{e} = \frac{25 \text{ mV}}{P_{E}} \rightarrow \boldsymbol{I}_{E} = \frac{\boldsymbol{V}_{E}^{2}}{\boldsymbol{R}_{E}} \rightarrow \boldsymbol{V}_{E} = \boldsymbol{V}_{B}^{2} - 0.7 \text{ V} \rightarrow \boldsymbol{V}_{B} \approx \boldsymbol{V}_{cc} \frac{\boldsymbol{R}_{2}}{\boldsymbol{R}_{1} + \boldsymbol{R}_{2}}$  $\boldsymbol{V}_{E} \approx \boldsymbol{V}_{cc} \frac{\boldsymbol{R}_{2}}{\boldsymbol{R}_{1} + \boldsymbol{R}_{2}} = 12 \text{ V} \frac{4.7 \text{ k}\Omega}{5 \text{ k}\Omega + 4.7 \text{ k}\Omega} \approx 5.8 \text{ V} \qquad \beta_{DC} \boldsymbol{R}_{E} >> \boldsymbol{R}_{2}$  $\boldsymbol{V}_{E} = \boldsymbol{V}_{B} - 0.7 \text{ V} = 5.8 \text{ V} - 0.7 \text{ V} = 5.1 \text{ V}$ 

$$I_{\rm E} = \frac{V_{\rm E}}{R_{\rm E}} = \frac{5.1 \text{ V}}{3.5 \text{ k}\Omega} \approx 1.457 \text{ mA} \qquad \text{Milli: } 10^{-3}; \text{ Kilo: } 10^{3}$$

$$r_{\rm e} = \frac{25 \text{ mV}}{I_{\rm E}} = \frac{25 \text{ mV}}{1.457 \text{ mA}} \approx 17.16 \ \Omega \approx 0.017 \text{ k}\Omega$$

$$R_{\rm o} \approx \left(\frac{R_{\rm s}}{\beta_{\rm ac}} + r_{\rm e}\right) \setminus R_{\rm E} = \left(\frac{500 \ \Omega}{100} + 17.16 \ \Omega\right) \setminus 3.5 \text{ k}\Omega$$

$$= 22.16 \ \Omega \setminus 3500 \ \Omega \approx 22.02 \ \Omega$$

$$A_{\rm v}: \qquad A_{\rm v} = \frac{R_{\rm E} \setminus R_{\rm L}}{R_{\rm E} \setminus R_{\rm L} + r_{\rm e}} = \frac{3.5 \text{ k}\Omega \setminus 20 \text{ k}\Omega}{3.5 \text{ k}\Omega \setminus 20 \text{ k}\Omega + 0.017 \text{ k}\Omega}$$

$$\approx \frac{2.98 \text{ k}\Omega}{2.98 \text{ k}\Omega + 0.017 \text{ k}\Omega} \approx 0.994 \qquad A_{\rm v} \approx 1$$

## 6.2.3 Transistor common-base amplifier

#### Common-base (CB) circuit

- Base common
- $V_{\rm in}$  emitter
- $V_{out}^{m}$  collector



Figure 6.35 Common-base amplifier

#### AC equivalent circuit

• The AC equivalent circuit for the CB amplifier is obtained by replacing all capacitors with a short-circuit and setting DC voltage sources to zero and replacing them by ground.



Figure 6.36(a) CB amplifier

Figure 6.36(b) AC equivalent circuit of a CB amp

#### **Input resistance**

• The input resistance at the emitter of the transistor

$$R_{\rm in} = r_{\rm e} \backslash R_{\rm E}$$

Derive: 
$$R_{\rm in} = \frac{V_{\rm in}}{I_{\rm in}} = \frac{V_{\rm e}}{I_{\rm e}} = \frac{I_{\rm e} (r_{\rm e} \setminus \langle R_{\rm E})}{I_{\rm e}} = r_{\rm e} \langle R_{\rm E} \rangle$$

• If  $R_{\rm E} >> r_{\rm e}$ :  $R_{\rm in} \approx r_{\rm e}$ 

#### **Output resistance**

• The output resistance presented to the load (at the collector) of the circuit:

$$R_{o} = R_{C} \vee r_{C}$$

Recall: AC collector resistance r<sub>c</sub> represents reverse-biased collector-base junction resistance.

AC collector resistance  $r_c$  is typically much larger than  $R_c$  and can be replaced by an open circuit.

$$\therefore R_{o} \approx R_{c}$$

#### Voltage gain

• Voltage gain without the load resistor  $R_1$ :

$$A_{\rm v} = \frac{R_{\rm C}}{R_{\rm E} \vee r_{\rm e}}$$

Derive: 
$$A_{\rm v} = \frac{V_{\rm out}}{V_{\rm in}} = \frac{V_{\rm c}}{V_{\rm e}} = \frac{I_{\rm c}R_{\rm C}}{I_{\rm e}(R_{\rm E} \setminus \setminus r_{\rm e})} \approx \frac{I_{\rm e}R_{\rm C}}{I_{\rm e}(R_{\rm E} \setminus \setminus r_{\rm e})} = \frac{R_{\rm C}}{R_{\rm E} \setminus \setminus r_{\rm e}}$$

If 
$$R_{\rm E} \gg r_{\rm e}$$
:  $A_{\rm V} \approx \frac{R_{\rm C}}{r_{\rm e}}$ 

• Voltage gain with the load resistor  $R_{\rm L}$ :

$$A_{\rm v} = \frac{R_{\rm C} \setminus \setminus R_{\rm L}}{R_{\rm E} \setminus \setminus r_{\rm e}}$$

If 
$$R_{\rm E} \gg r_{\rm e}$$
:  $A_{\rm V} \approx \frac{R_{\rm C} \setminus \setminus R_{\rm L}}{r_{\rm e}}$ 

#### **Current gain**

• The current gain for a CB amplifier is the ratio of collector current  $I_{c}$  (output) to the input emitter current  $I_{c}$ .

$$A_{i} = \frac{I_{o}}{I_{in}} = \frac{I_{c}}{I_{e}} \approx 1$$

$$I_{e} \approx 1$$

#### Power gain

The power gain of the CB amplifier is always close to the voltage gain (since A<sub>i</sub> ≈ 1).

#### **Phase relationship**

- In phase: the output voltage in a CB amplifier is in phase with the input voltage.
- The CB amplifier receives its input signal to the emitter with the output voltage taken from across the collector load ( $I_c \approx I_e$ , the collector signal "follows" the emitter signal).

#### 6.2.4 Multistage transistor amplifiers

#### **Multistage amplifiers**

- Multistage amplifier: connect two or more single amplifiers together.
  - Several stages are connected to form a multistage amplifier.
  - The purpose of using a multistage amplifier is to increase the overall gain.
- Cascaded amplifier:
  - A multistage amplifier with the output of one feeds the input of the next.
  - The amplifiers are connected in a left-to-right (in series) horizontal chain configuration.



Figure 6.37 Cascaded amplifier

- A cascaded amplifier uses two or more single-stage common-emitter amplifiers.
- Cascode amplifier:
  - A multistage amplifier that the amplifier is placed one above the other (stacked vertically or in parallel.)

#### 158 Understandable electronic devices

 A cascode amplifier with common emitter as the first stage and common base as second stage.



Figure 6.38 Cascode amplifier

#### Overall gain for a multistage amplifier

- Overall gain: the overall gain for the multistage amplifier is the product of gain of the individual stages.
- Calculation of the overall total gain of the circuit  $(A_T)$ : the total gain of the multistage amplifier *is the* product of the individual gains.

 $A_{\rm T} = A_1 A_2 \dots A_n$   $A_1 = \text{the gain of the 1st stage}$   $A_2 = \text{the gain of the 2nd stage}$  $A_n = \text{the gain of nth stage}$ 

- The total gain in logarithmic decibel (dB) units: the amplifier gain is often expressed in logarithmic decibel (dB) units, the total gain is the sum of the gains of the individual gains.
  - The total gain:  $A_{T}(dB) = A_{1}(dB) + A_{2}(dB) + ... A_{n}(dB)$

- The total voltage gain:  $A_{VT} (dB) = 20 \log A_{V1} + 20 \log_{AV2} + \dots 20 \log_{AVn} \log_a (MN) = \log_a M + \log_a N$ 

or  $A_{\rm VT} (\rm dB) = 20 \log_{AVT}$ 

#### Coupling capacitor in multistage amplifier

- Blocking DC: a coupling capacitor is used to connect two amplifiers to isolate preceding and succeeding stages.
- Passing AC: a coupling capacitor is used such that only the AC signal from the output of one stage can pass through to the input of its next stage.



Figure 6.39 Coupling capacitor

**Example**: For the BJT two-stage amplifier (CE) of Figure 6.39, determine the total overall voltage gain  $A_{\rm VT}$  if  $R_1$  is 20 kΩ,  $R_2$  is 4.7 kΩ,  $R_3$  is 3.5 kΩ,  $R_4$  is 1 kΩ,  $R_5$  is 18 kΩ,  $R_6$  is 3 kΩ,  $R_7$  is 4 kΩ,  $R_8$  is 1 kΩ,  $R_L$  is 10 kΩ,  $V_{\rm CC}$  is 12 V,  $\beta_{\rm DC}$  is 150, and  $h_{\rm fe}$  is 200 (for both BJTs). (Assuming two silicon BJTs.)

- Given:  $R_1 = 20 \text{ k}\Omega$ ,  $R_2 = 4.7 \text{ k}\Omega$ ,  $R_3 = 3.5 \text{ k}\Omega$ ,  $R_4 = 1 \text{ k}\Omega$ ,  $R_5 = 18 \text{ k}\Omega$ ,  $R_6 = 3 \text{ k}\Omega$ ,  $R_7 = 4 \text{ k}\Omega$ ,  $R_8 = 1 \text{ k}\Omega$ ,  $R_L = 10 \text{ k}\Omega$ ,  $V_{CC} = 12 \text{ V}$ ,  $\beta_{DC} = 150$ , and  $h_{fe} = 200$ .
- Find:  $A_{VT}$
- Solution:

$$A_{\rm VT}: \text{ Thinking process: } A_{\rm VT} = A_{\rm V1} A_{\rm V2} \rightarrow A_{\rm V1} = \frac{R_{\rm C1}^2}{r_{\rm e1}^2}, \quad A_{\rm V2} = \frac{R_{\rm C2}^2}{r_{\rm e2}^2}$$
  
(For a CE amplifier:  $A_{\rm V} = \frac{R_{\rm C}}{r_{\rm e}}$ )

-  $r_{e1}$  (the AC emitter resistance of the first stage):

Thinking process: 
$$r_{el} = \frac{25 \text{ mV}}{P_{El} (\text{mA})} \rightarrow I_{El} = \frac{V_{El}^{?}}{R_{El}} \rightarrow V_{El} = V_{Bl}^{?} - 0.7 \text{ V} \rightarrow V_{Bl} \approx V_{CC} \frac{R_2}{R_1 + R_2}$$
  
 $V_{Bl} \approx V_{CC} \frac{R_2}{R_1 + R_2} = 12 \text{ V} \frac{4.7 \text{ k}\Omega}{20 \text{ k}\Omega + 4.7 \text{ k}\Omega} \approx 2.28 \text{ V}$   
 $\beta_{DC} R_E \gg R_2, (R_E = R_4)$   
 $V_{El} = V_{Bl} - 0.7 \text{ V} = 2.28 \text{ V} - 0.7 \text{ V} = 1.58 \text{ V}$   
 $I_{El} = \frac{V_{El}}{R_{El}} = \frac{V_{El}}{R_4} = \frac{1.58 \text{ V}}{1 \text{ k}\Omega} = 1.58 \text{ mA}$   
 $r_{el} = \frac{25 \text{ mV}}{I_{El} (\text{mA})} = \frac{25 \text{ mV}}{1.58 \text{ mA}} \approx 15.82 \Omega = 0.0158 \text{ k}\Omega$ 

-  $r_{e^2}$  (the AC emitter resistance of the second stage):

Thinking process: 
$$r_{e^2} = \frac{25 \text{ mV}}{P_{E^2} (\text{mA})} \rightarrow I_{E^2} = \frac{V_{E^2}}{R_{E^2}} \rightarrow V_{E^2} = V_{B^2} - 0.7 \text{ V} \rightarrow V_{B^2} \approx V_{CC} \frac{R_6}{R_5 + R_6}$$
  
 $V_{B^2} \approx V_{CC} \frac{R_6}{R_5 + R_6} = 12 \text{ V} \frac{3 \text{ k}\Omega}{18 \text{ k}\Omega + 3 \text{ k}\Omega} \approx 1.714 \text{ V}$   
 $V_{E^2} = V_{B^2} - 0.7 \text{ V} = 1.714 \text{ V} - 0.7 \text{ V} \approx 1.014 \text{ V}$   
 $I_{E^2} = \frac{V_{E^2}}{R_{E^2}} = \frac{V_{E^2}}{R_8} = \frac{1.014 \text{ V}}{1 \text{ k}\Omega} \approx 1.014 \text{ mA}$   
 $R_{E^2} = R_8$   
 $r_{e^2} = \frac{25 \text{ mV}}{I_{E^2} (\text{mA})} = \frac{25 \text{ mV}}{1.014 \text{ mA}} \approx 24.7 \Omega = 0.0247 \text{ k}\Omega$ 

-  $R_{cl}$  (the AC collector resistance of the first stage):

Thinking process:  $R_{c1} = R_3 \vee R_5 \vee R_6 \vee R_{ib2}^? \rightarrow R_{ib2} = \beta_{ac} r_{c2}$ 



Figure 6.40 AC equivalent circuit of a two-stage amplifier

$$R_{\rm ib2} = \beta_{\rm ac} r_{\rm e2} = h_{\rm fe} r_{\rm e2} = (200) (24.7 \ \Omega) = 4940 \ \Omega \approx 4.94 \ \rm k\Omega$$
  $\beta_{\rm ec} = h_{\rm fe}$ 

 $R_{c1} = R_3 \ \|\ R_5 \| R_6 \| R_{ib2} = 3.5 \ k\Omega \ \|\ 18 \ k\Omega \ \|\ 3 \ k\Omega \ \|\ 4.94 \ k\Omega \\ \approx 1.14 \ k\Omega$ 

- 
$$A_{\rm v1}$$
:  $A_{\rm v1} = \frac{R_{\rm c1}}{r_{\rm e1}} = \frac{1.14 \text{ k}\Omega}{0.0158 \text{ k}\Omega} \approx 72.15$ 

-  $A_{v2}$ : Thinking process:  $A_{v2} = \frac{R_{c2}^{?}}{r_{c2}} \rightarrow R_{c2} = R_{7} \lor R_{L}$ 

$$A_{v_2} = \frac{R_{c2}}{r_{c2}} = \frac{R_7 \lor R_L}{r_{c2}} = \frac{4 \ k\Omega \lor 10 \ k\Omega}{0.0247 \ k\Omega} \approx \frac{2.857 \ k\Omega}{0.0247 \ k\Omega} \approx 115.7$$

$$-A_{VT:} A_{VT} = A_{V1} A_{V2} = (72.15) (115.7) \approx 8348$$
$$A_{VT} (dB) = A_1 (dB) + A_2 (dB) = 20 \log (A_{V1}) + 20 \log (A_{V2})$$
$$= 20 \log (72.15) + 20 \log (115.7) \approx 37.17 dB + 41.27 dB$$
$$\approx 78.44 dB$$

## Summary

## Amplifier gain:

- Power gain:  $A_{\rm p} = \frac{P_{\rm out}}{P_{\rm in}}$
- Voltage gain:  $A_{\rm V} = \frac{V_{\rm out}}{V_{\rm in}}$
- Current gain:  $A_i = \frac{i_{out}}{i_{in}}$

## The function of capacitors in BJT amplifier

- Capacitor: pass AC signal (short circuit) and block DC (open circuit).
- Coupling capacitors
  - Coupling capacitor: a capacitor that is connected between two nodes of a circuit such that only the AC signal can pass through while DC is blocked (a DC blocking capacitor).
  - Bypass capacitor: a capacitor that is used to short AC signal to the ground so that the AC noise is removed. It also acts as an open circuit for a DC and maintains the DC bias.

## Superposition of DC and AC waveforms

- Superposition: two or more waves combine in a manner which is the algebraic sum of the waveforms produced by each independent wave acting separately.
- Superposition of AC and DC: combine the waveforms of the AC and DC.

## **Transistor AC model**

- *r*-parameter or *h*-parameters model: an AC equivalent circuit that can be used to accurately predict the performance of a BJT. It can be used to quickly estimate the input impedance, gain, and operating conditions of BJT amplifiers.
- Simplified transistor *r* parameter AC equivalent circuit:



Figure 6.41 Simplified BJT r parameter equivalent circuit

• BJT internal AC resistance *r*: a small AC resistance looking into the terminal of a transistor.

Table 6.6 r parameters

| <i>r</i> parameter                  | Formula                                                                          |
|-------------------------------------|----------------------------------------------------------------------------------|
| AC emitter resistance $r_{e}$       | $r_{\rm e} = \frac{26 \text{ mV}}{I_{\rm E} \text{ (mA)}}$ (at room temperature) |
| AC base resistance $r_{\rm b}$      | very small – short circuit                                                       |
| AC collector resistance $r_{\rm c}$ | very large – open circuit                                                        |
| AC current gain $\beta_{ac}$        | $\beta_{\rm ac} = \frac{I_{\rm c}}{I_{\rm b}}$                                   |
| AC current gain $\alpha_{ac}$       | $\alpha_{\rm ac} = \frac{I_{\rm c}}{I_{\rm e}}$                                  |

#### Transistor h parameters

- Hybrid parameters or *h* parameters: every linear circuit (or network) having input and output terminals can be analyzed by four parameters called hybrid (*h*) parameters.
- Hybrid parameters  $h_r$  and  $h_r$ : they are the same as the *r* parameters (AC current gain  $\beta_{ac}$  or  $\alpha_{ac}$ ) but are more widely used in transistor datasheets.
- Small-signal analysis: both *r* and *h* parameters are valid only for small-signal analysis (the amplifier's linear region of operation).

| h parameters                           | Subscript   | Condition            | Formula                                   | Unit          |
|----------------------------------------|-------------|----------------------|-------------------------------------------|---------------|
| Input impedance or resistance $h_i$    | i – input   | Output short circuit | $h_{\rm i} = \frac{V_{\rm i}}{I_{\rm i}}$ | ohm           |
| Output admittance or conductance $h_0$ | o – output  | Input open circuit   | $h_{\rm o} = \frac{I_{\rm o}}{V_{\rm o}}$ | mho           |
| Forward current gain $h_{\rm f}$       | f – forward | Output short circuit | $h_{\rm f} = \frac{I_{\rm o}}{I_{\rm i}}$ | dimensionless |
| Reverse voltage gain $h_r$             | r – reverse | Input open circuit   | $h_{\rm r} = \frac{V_{\rm i}}{V_{\rm o}}$ | dimensionless |

*Table 6.7* h *parameters* 

#### Fundamental BJT amplifier circuit configurations

• There are three most fundamental configurations for a transistor amplifier.

 Table 6.8
 Types of amplifier configurations

| Amplifier                  | Abbreviation | Input   | Output    | Common<br>terminal | Subscript |
|----------------------------|--------------|---------|-----------|--------------------|-----------|
| Common-emitter amplifier   | CE           | base    | collector | emitter            | e         |
| Common-collector amplifier | CC           | base    | emitter   | collector          | c         |
| Common-base amplifier      | СВ           | emitter | collector | base               | b         |

 Table 6.9
 h parameters for three configurations

| Configuration         | Subscript | h <sub>i</sub>                             | h <sub>o</sub>                              | h <sub>f</sub>                             | h <sub>r</sub>                             |
|-----------------------|-----------|--------------------------------------------|---------------------------------------------|--------------------------------------------|--------------------------------------------|
| Common-emitter (CE)   | e         | $h_{\rm ie} = \frac{V_{\rm b}}{I_{\rm b}}$ | $h_{\rm oe} = \frac{I_{\rm c}}{V_{\rm ce}}$ | $h_{\rm fe} = \frac{I_{\rm c}}{I_{\rm b}}$ | $h_{\rm re} = \frac{V_{\rm b}}{V_{\rm c}}$ |
| Common-collector (CC) | с         | $h_{\rm ic} = \frac{V_{\rm b}}{I_{\rm b}}$ | $h_{\rm oc} = \frac{I_{\rm e}}{V_{\rm e}}$  | $h_{\rm fc} = \frac{I_{\rm e}}{I_{\rm b}}$ | $h_{\rm rc} = \frac{V_{\rm b}}{V_{\rm e}}$ |
| Common-base (CB)      | b         | $h_{\rm ib} = \frac{V_{\rm e}}{I_{\rm e}}$ | $h_{\rm ob} = \frac{I_{\rm c}}{V_{\rm c}}$  | $h_{\rm fb} = \frac{I_{\rm c}}{I_{\rm e}}$ | $h_{\rm rb} = \frac{V_{\rm e}}{V_{\rm c}}$ |

#### Conversion between *h* and *r* parameters

$$h_{\rm fe} = \beta_{\rm ac} = \frac{I_{\rm c}}{I_{\rm b}}$$

#### **Multistage amplifiers**

- Multistage amplifier: connect two or more single amplifiers together.
- Cascaded amplifier:
  - The amplifiers are connected in a left-to-right (in series) horizontal chain configuration.
  - A cascaded amplifier uses two or more single-stage common-emitter amplifiers.
- Cascode amplifier:
  - A multistage amplifier that the amplifier is placed one above the other.
  - A cascode amplifier with common emitter as the first stage and common base as second stage.

#### Overall gain for a multistage amplifier

- Calculation of the overall total gain of the circuit  $A_{T}: A_{T} = A_{1}A_{2} \dots A_{n}$
- The total gain in dB: the amplifier gain is often expressed in logarithmic *decibel (dB) units*.
  - The total gain:  $A_{T}(dB) = A_{1}(dB) + A_{2}(dB) + ... A_{n}(dB)$
  - The total voltage gain:  $A_{VT}$  (dB) = 20 log  $A_{V1}$  + 20 log  $_{AV2}$  + ... 20 log  $_{AV}n$ or  $A_{VT}$  (dB) = 20 log  $_{AVT}$

#### Coupling capacitor in multistage amplifier

- Blocking DC: a coupling capacitor is used to connect two amplifiers to isolate preceding and succeeding stages.
- Passing AC: a coupling capacitor is used such that only the AC signal from the output of one stage can pass through to the input of its next stage.

| Configuration                                             | A <sub>v</sub>                                                       | A <sub>i</sub>                                                                                     | A <sub>p</sub>                       | R <sub>in</sub>                                                                | R <sub>o</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Phase relationship     |
|-----------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| Common Emitter (CE)                                       | $\frac{R_{\rm C}}{r_{\rm e}}$                                        | $\frac{I_{\rm c}}{I_{\rm in}} \cdot I_{\rm in} \approx \frac{V_{\rm s}}{R_{\rm in} + R_{\rm s}}$   | $A_{_{\mathrm{V}}}A_{_{\mathrm{i}}}$ | $R_1 \parallel R_2 \parallel \beta_{\rm ac} r_{\rm e}$                         | $R_{\rm C} \upharpoonright r_{\rm c} \approx R_{\rm C}$                                                                                                                                                                                                                                                                                                                                                                                                                         | 180° out of phase      |
| Common Collector (CC)                                     | 1                                                                    | $\beta_{\rm ac} + 1$                                                                               | $A_{v}A_{i} \approx A_{i}$           | $R_{1} \parallel R_{2} \parallel R_{ib}$ $R_{ib} = \beta_{ac} (r_{e} + R_{E})$ | $R_{o} \approx \left(\frac{R_{s}}{\beta_{ac}} + r_{e}\right) \setminus R_{E}$                                                                                                                                                                                                                                                                                                                                                                                                   | In phase               |
| Common Base (CB)                                          | $\frac{R_{\rm C}}{R_{\rm E} \lor r_e} \approx \frac{R_{\rm C}}{r_e}$ | 1                                                                                                  | $A_{v}A_{i} \approx A_{v}$           | $r_{\rm e} \backslash R_{\rm E}$                                               | $R_{\rm C} \parallel r_{\rm c} \approx R_{\rm C}$                                                                                                                                                                                                                                                                                                                                                                                                                               | In phase               |
| Common Emitter (CE)<br>Input – base<br>Output – collector |                                                                      | ¢V+<br>R <sub>C</sub><br>C <sub>out</sub> v <sub>out</sub><br>NPN<br>R <sub>E</sub> C <sub>E</sub> |                                      | R <sub>c</sub>                                                                 | $\begin{split} I_{\rm C} &\approx I_{\rm E} = \frac{V_E}{R_{\rm E}} \\ V_{\rm CE} &= V_{\rm C} - V_{\rm E} \\ V_{\rm C} &= V_{\rm CC} - I_{\rm C} R_{\rm C} \\ V_{\rm E} &= V_{\rm B} - V_{\rm BE} \\ V_{\rm B} &= V_{\rm CC} \frac{R_2 \setminus \setminus R_{\rm IN(0)}}{R_1 + R_2 \setminus \setminus R_2} \\ (R_{\rm IN(base)} &\approx \beta_{\rm DC} R_{\rm E}) \\ {\rm If} R_{\rm IN(base)} &>> R_2; \\ V_{\rm B} &\approx V_{\rm CC} \frac{R_2}{R_1 + R_2} \end{split}$ | base)<br>)<br>TN(base) |

Table 6.10The three basic configurations of BJT amplifier

(Continued)

| Configuration                                             | A <sub>v</sub>                                                                                              | A <sub>i</sub>                     | $A_{\rm p}$ | R <sub>in</sub> | R <sub>o</sub>                                                                                                                                                                                                                      | Phase relationship |
|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------------------------|-------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| Common Collector (CC)<br>Input – base<br>Output – emitter | V <sub>in</sub> C <sub>in</sub><br>C <sub>in</sub><br>C <sub>in</sub><br>C <sub>in</sub><br>C <sub>in</sub> |                                    |             | /e              | $I_{\rm C} \approx I_{\rm E} = \frac{V_{\rm E}}{R_{\rm E}}$ $V_{\rm CE} = V_{\rm C} - V_{\rm E}$ $V_{\rm C} = V_{\rm CC}$ $V_{\rm E} = V_{\rm B} - V_{\rm BE}$ $V_{\rm B} \approx V_{\rm CC} \frac{R_2}{R_1 + R_2}$                 |                    |
| Common Base (CB)<br>Input – emitter<br>Output – collector |                                                                                                             | R <sub>C</sub><br>Vout<br>NPN Cout | Vin Re      |                 | $I_{\rm c} \approx I_{\rm E} = \frac{V_E}{R_{\rm E}}$ $V_{\rm CE} = V_{\rm c} - V_{\rm E}$ $V_{\rm c} = V_{\rm CC} - I_{\rm c} R_{\rm c}$ $V_{\rm E} = V_{\rm B} - V_{\rm BE}$ $V_{\rm B} \approx V_{\rm CC} \frac{R_2}{R_1 + R_2}$ |                    |

 Table 6.10
 The three basic configurations of BJT amplifier (Continued)

).

#### Self-Test

- **6.1 1.** A transistor AC model can be represented by *r* parameters or *h* parameters equivalent circuit The circuit uses ( ) parameters to represent the BJT's operation.
  - 2. The AC current gain alpha ( $\alpha_{ac}$ ) is the ratio of the AC collector current to the AC ( ) current.
  - **3.** Four hybrid parameters measured in ohm, ( ), and two dimensionless.
  - 4. Hybrid parameters are the same as the *r* parameters but are more widely used in transistor ( ).
  - 5. Both *r* and *h* parameters are valid only for ( )-signal analysis.
  - 6. Common-collector amplifier (CC): the input signal is applied to the ( ) branch of the BJT, the output is taken from the emitter branch of the BJT, and the collector terminal is a common connection point for both input and output.
  - 7. The forward current gain  $h_{fe}$  is the same as the ( ) that can be seen from *h* and *r* parameters common-emitter equivalent circuits.
  - 8. The input resistance or impedance  $h_{ib}$  is the same as the (
- **6.2 9.** The DC equivalent circuit of a CE amplifier is obtained by replacing all capacitors by an ( ) circuit.
  - **10.** The AC equivalent circuit of an amplifier is obtained by replacing all capacitors by a ( ) circuit and setting DC voltage sources to zero and replacing them by ground.
  - 11. When a bypass capacitor  $C_{\rm E}$  is connected with an emitter resistance  $R_{\rm E}$ , the voltage gain of CE amplifier ( ).
  - 12. For the BJT amplifier of Figure 6.42, determine the Q-point, input and output resistance  $R_{in}$  and  $R_{out}$ , AC signal voltage at the base  $V_b$ , and voltage gain  $A_v$  both with and without the bypass capacitor  $C_E$  and load  $R_L$ , if  $R_1$  is 10 k $\Omega$ ,  $R_2$  is 3 k $\Omega$ ,  $R_C$  is 1 k $\Omega$ ,  $R_E$  is 1 k $\Omega$ ,  $R_S$  is 80  $\Omega$ ,  $R_L$  is 40 k $\Omega$ ,  $V_{CC}$  is 10 V,  $\beta_{DC}$  is 75,  $V_{in}$  is 6 mV,  $\beta_{DC}$  is 75, and  $h_e$  is 150. (Assuming a silicon BJT.)



Figure 6.42 Ch 6: No. 12, self-test

**13.** The output voltage in a CE amplifier is ( ) phase with the input voltage.

- **14.** The common ( ) amplifier is also known as the voltage-follower or emitter-follower.
- **15.** The value of ( ) resistance on a CC amplifier is usually very high.
- **16.** For the BJT CC amplifier of Figure 6.43, determine the input resistance  $R_{in}$ , output resistance  $R_o$ , and voltage gain  $A_V$ , if  $R_1$  is 4 k $\Omega$ ,  $R_2$  is 3 k $\Omega$ ,  $R_E$  is 2.5 k $\Omega$ ,  $R_s$  is 400  $\Omega$ ,  $R_L$  is 1.5 k $\Omega$ ,  $V_{CC}$  is 10 V,  $V_{in}$  is 6 mV, and  $h_{fe}$  is 150. (Assuming a silicon BJT.)



Figure 6.43 Ch 6: No. 16, self-test

- 17. The purpose of using a multistage amplifier is to increase the overall ().
- **18.** The cascaded amplifier uses two or more single-stage common-( ) amplifiers.
- **19.** The ( ) amplifier is a multistage amplifier that the amplifier is placed one above the other.
- 20. For the BJT two-stage amplifier (CE) of Figure 6.44, determine the total overall voltage gain A<sub>VT</sub>, if R<sub>1</sub> is 10 kΩ, R<sub>2</sub> is 3 kΩ, R<sub>3</sub> is 2.5 kΩ, R<sub>4</sub> is 0.5 kΩ, R<sub>5</sub> is 15 kΩ, R<sub>6</sub> is 2 kΩ, R<sub>7</sub> is 3 kΩ, R<sub>8</sub> is 0.8 kΩ, R<sub>L</sub> is 8 kΩ, V<sub>CC</sub> is 15 V, and h<sub>6</sub> is 100 for both BJTs. (Assuming a silicon BJT.)



Figure 6.44 Ch 6: No. 20, self-test

## Chapter 7

# **Field-effect transistors**

## **Chapter outline**

| 7.1. | Field-effect transistors                                   |  |
|------|------------------------------------------------------------|--|
|      | 7.1.1. Introduction to field-effect transistors (FETs)     |  |
|      | 7.1.2. JFET – operation and characteristics                |  |
| 7.2. | Biasing of JFET.                                           |  |
|      | 7.2.1. JFET gate bias (or fixed bias)                      |  |
|      | 7.2.2. JFET self-bias                                      |  |
|      | 7.2.3. JFET voltage divider-bias                           |  |
| 7.3. | MOSFET (metal-oxide-semiconductor field-effect transistor) |  |
|      | 7.3.1. Introduction to MOSFET                              |  |
|      | 7.3.2. MOSFET transfer characteristics                     |  |
|      | 7.3.3. E-MOSFET biasing                                    |  |
|      | 7.3.4. D-MOSFET biasing                                    |  |
| Sum  | mary                                                       |  |
|      | test                                                       |  |

## 7.1 Field-effect transistors

## 7.1.1 Introduction to field-effect transistors

#### **Introduction to FETs**

• Field-effect transistor (FET): a type of transistor that uses the value of an electric field to control the output current (a voltage-controlled device). They are used for switching and amplification in circuits.

| FET (Field-effect transistor)                               | BJT (bipolar junction transistor)               |
|-------------------------------------------------------------|-------------------------------------------------|
| Only the majority charge carriers (holes or electrons) flow | Both majority and minority charge carriers flow |
| A unipolar device (only one carrier type)                   | A bipolar device                                |
| A voltage-control device                                    | A current-controlled device                     |
| High input resistance                                       | Low input resistance                            |
| Low power consumption                                       | High power consumption                          |
| Low noise level                                             | High noise level                                |



Figure 7.1(a) Current-controlled device Figure 7.1(b) Voltage-controlled device

#### **Types of FET**

- Recall types of BJT: there are two general types of BJTs PNP and NPN.
- There are two general types of FETs: JFET (Junction Gate Field-Effect Transistor) and MOSFET (Metal–Oxide–Semiconductor Field-Effect Transistor).
  - JFET: a semiconductor device with a PN junction that operates in only depletion mode.
  - MOSFET: a semiconductor device without a PN junction that operates in both depletion and enhancement mode.

#### **Basic structure of JFET**

- Types of JFET: there are two major types of JFET N-channel and P-channel
- N- or P-channel: a JFET consists of a channel of N- or P-type semiconductor material through which current flows.
  - N-channel JFET: a JFET whose channel is composed of a majority of electrons as the charge carrier. It made up a bar of N-type semiconductor with two parts of P-type material inserted in the sides.
  - P-channel JFET: a JFET whose channel is composed of a majority of holes as the charge carrier. It made up a bar of P-type material with two parts of N-type material inserted in the sides.

**Channel**: the section of semiconductor material through which the current flows (a conduction path).



Drain Drain C h a n P n e l N-type Source

Figure 7.2(a) P-channel JFET

Figure 7.2(b) N-channel JFET

#### JFET symbol



Figure 7.3 FET symbol

- N-channel JFET: the arrow pointing toward the channel (the arrow is pointing in).
- P-channel JFET: the arrow pointing away from the channel (the arrow is pointing out).

Three terminals: the JFET is a three-terminal semiconductor device.

- Drain (D): at the upper end.
- Source (S): at the lower end.
- Gate (G): surrounds the channel (like a belt surrounding the waist) and controls the carrier's flow.

#### JFET - a voltage-controlled device

- The gate (G) is used to control current flow between the other two terminals source (S) and drain (D).
- Reverse bias voltage  $V_{GS}$ : by applying a reverse bias voltage  $V_{GS}$  to the gatesource junction can control the width of the channel and the flow of current.
- Voltage-controlled device: under reverse bias gate voltage  $V_{GS}$ , a depletion layer is formed in the channel. As reverse bias changes the width of the depletion layer and the resistance of the channel, so the drain current  $I_D$  changes.
  - $I_{\rm D}$  is controlled by the channel width (the resistance or cross-sectional area of the channel).
  - The channel width is controlled by the depletion layer.
  - The depletion layer is controlled by the reverse bias voltage  $V_{GS}$ .

 $V_{GS} \rightarrow$  depletion layer  $\rightarrow$  channel width  $\rightarrow$  resistance of the channel  $\rightarrow I_D$ (Cross-sectional area changes)



Figure 7.4 Voltage-controlled device

#### The $V_{GS}$ of a JFET

Since a JFET must be operated such that the gate-source junction is always reversebiased. This requires a negative  $V_{\rm GS}$  for an N-channel JFET and a positive  $V_{\rm GS}$  for a P-channel JFET.

- $-V_{GS}$ : a N-channel JFET requires a negative  $V_{GS}$ .
- +  $V_{GS}$ : a P-channel JFET requires a positive  $V_{GS}$ .





Figure 7.5(a)  $V_{GS}$  for a P-channel JFET

*Figure 7.5(b)*  $V_{GS}$  for a N-channel JFET

#### 7.1.2 JFET – operation and characteristics

#### DC source voltages of an N-channel JFET

- $V_{\text{DD}}$ : provides the forward-biased drain-to-source voltage ( $V_{\text{DS}}$ ) and current from drain to source ( $I_{\text{D}}$ ).
- $V_{\rm GG}$ : provides the reverse-bias voltage between the gate and the source.



Figure 7.6 DC source voltages of JFET

#### JFET characteristics curve

- Drain (or output) characteristic curve: the curve plot between the drain current  $I_{\rm D}$  and drain-source voltage  $V_{\rm DS}$  with gate-to-source voltage  $V_{\rm GS}$  as the parameter. A plot of  $V_{\rm DS}$  verses  $I_{\rm D}$ .
- JFET drain curve vs. BJT collector curve:







Figure 7.7(b) JBJT collector curve

Notice that the similarities between the characteristic curves of the JEFT and BJT.

#### JFET operation when $V_{cs} = 0$

Initial operation: when the reverse bias voltage  $V_{GS}$  is zero and there is no drainsource voltage  $V_{\rm DS}$  applied, the drain current  $I_{\rm D}$  is also zero.

$$V_{\rm GS} = V_{\rm DS} = 0 \rightarrow I_{\rm D} = 0$$

Ohmic region (linear region): as the drain-source voltage  $V_{\rm DS}$  is increased, the drain current  $I_{\rm D}$  increases (with  $V_{\rm GS} = 0$ ), and JFET acts as a voltage-controlled resistor.

"Ohmic" region:  $V_{DS}$  and  $I_{D}$  are related by Ohm's law.

$$V_{\rm DS} \uparrow \to I_{\rm D} \uparrow$$

- Active region (or saturation or pinch-off region): the drain current  $I_{\rm p}$  is almost independent of the drain-source voltage  $V_{\rm DS}$  (the  $V_{\rm DS}$  has little or no effect).
  - The JFET acts as a good conductor and is controlled by the  $V_{cs}$ .
  - When the JFET is working as an amplifier, the JFET uses the active region for operation.

 $I_{\rm p}$  approaches a saturation value (JFET is acting like a saturated BJT).

$$V_{\rm DS}\uparrow\uparrow \rightarrow I_{\rm D}\approx {\rm constant}$$
  $V_{\rm GS}=0$ 

- Pinch off voltage  $V_{\rm p}$ : the minimum value  $V_{\rm DS}$  at which maximum drain current  $I_{\rm D}$  can flow (any increase in  $V_{\rm DS}$  does not cause an increase in  $I_{\rm D}$  – the current is turned to be essentially constant).  $V_{\rm DS} \uparrow > V_{\rm P} \rightarrow I_{\rm D} \approx \text{constant}$   $V_{\rm GS} = 0$ 

  - Operating with  $V_{\rm DS}$  below  $V_{\rm p}$  is in the ohmic region.  $V_{\rm DS} < V_{\rm p}$ : ohmic region Operating with  $V_{\rm DS}$  above  $V_{\rm p}$  will enter the active region.  $V_{\rm DS} > V_{\rm p}$ : active region
  - Pinch off is where the device crosses from being ohmic to saturating. 0
- Drain current for zero bias  $I_{DSS}$  (or the drain saturation current at  $V_{GS} = 0$ ): the • maximum saturation (or steady state) drain current  $I_{\rm D}$  at zero  $V_{\rm GS}$ .

I<sub>DSS</sub> subscript "D" drain current; subscript "SS" steady state.



Figure 7.8 JFET characteristics curve

#### 174 Understandable electronic devices

• Breakdown region: the voltage  $V_{\rm DS}$  increases too much for the channel to handle, the JFET loses its ability to resist the current which causes the channel to breakdown and the  $I_{\rm D}$  drastically increases.  $V_{\rm DS}\uparrow\uparrow\uparrow \rightarrow I_{\rm D}\uparrow\uparrow\uparrow$ 

#### JFET operation when $V_{GS} \neq 0$

• Voltage controlled JFET: if apply a small voltage  $V_{GS}$  to the gate, the width of the depletion layer will increase and narrow the channel. The resistance of the channel will increase and hence the drain current  $I_{D}$  will reduce.



Figure 7.9 Voltage-controlled JFET

Apply a  $V_{\rm GS}$   $\rightarrow$  depletion layer width  $\uparrow \rightarrow$  channel width  $\downarrow \rightarrow$  channel resistance  $\uparrow \rightarrow I_{\rm D} \downarrow$ 

 $BJT \to T_{B}$ 

• The family drain curves for a JFET: if  $V_{\rm GS}$  is set to different values, the drain current  $I_{\rm D}$  will have different values. The relationship between  $V_{\rm GS}$  and  $I_{\rm D}$  can build a family of characteristic curves for the JFET.



Figure 7.10 The family drain curves for a JFET

For an N-channel JFET: the more negative value  $V_{\rm GS}$  is, the smaller  $I_{\rm D}$  in the active region.  $|V_{\rm GS}|\uparrow \rightarrow I_{\rm D}\downarrow$ 

$$\mathcal{X} \rightarrow \mathcal{V}$$

• Cut-off region (or pinch-off region): the reverse bias voltage  $V_{GS}$  is high enough to increase the width of the depletion layer, which causes the channel to close and blocks the flow of the current  $I_p$  through the channel.

 $V_{\rm GS} \uparrow \uparrow \rightarrow$  depletion layer  $\uparrow \uparrow \rightarrow$  channel closed  $\rightarrow I_{\rm D} \approx 0$ 

- Cut-off voltage  $V_{\text{GS (off)}}$ : the minimum value of  $V_{\text{GS}}$  to turn the JFET off. At the voltage  $V_{\text{GS (off)}}$  the JFET enters the cut-off region.
- At cut-off, JFET acts as an open switch (the channel resistance is at maximum).



Figure 7.11 JFET cut-off

#### Pinch-off voltage vs. cut-off voltage

• Pinch-off voltage  $V_{\rm p}$ : the minimum value of  $V_{\rm DS}$  at which  $I_{\rm D}$  becomes saturation  $(I_{\rm D} = I_{\rm DSS})$  at zero  $V_{\rm GS}$ .

 $V_{\rm p}$ : the minimum  $V_{\rm DS} \rightarrow I_{\rm D} = I_{\rm DSS}$   $V_{\rm GS} = 0$   $I_{\rm DSS} = 0$   $I_{\rm DSS} = 0$   $V_{\rm GS} = 0$  $V_{\rm GS} = 0$ 

> Vos

Figure 7.12 Pinch-off voltage  $V_{p}$ 

Vp

• Cut-off voltage  $V_{GS(off)}$ : the minimum value of  $V_{GS}$  at which  $I_D$  becomes approximately zero.

 $V_{\rm GS(off)}$ : the minimum  $V_{\rm GS} \rightarrow I_{\rm D} \approx 0$ 

•  $V_{GS}$  and  $V_{P}$  are equal in manganite and opposite in direction.

$$V_{\rm GS} = -V_{\rm P}$$

#### Transfer characteristic of JFET (N-channel)

• Transfer characteristic (or transconductance curve): the curve plot between gatesource voltage  $V_{GS}$  and drain current  $I_D$  (by keeping drain-source voltage  $V_{DS}$  at pinch-off voltage  $V_P$ ). A plot of  $V_{GS}$  versus  $I_D$ .



Figure 7.13 Transfer characteristic of JFET

When  $V_{GS}$  is zero, the maximum drain current  $I_{D}$  flowing is  $I_{DSS}$ .

When  $V_{GS} = 0$ :  $I_D = I_{DSS}$ 

When  $V_{GS} = -V_{P}$ , the transfer curve develops from  $I_{D} = I_{DSS}$  at  $V_{GS} = 0$ , to  $I_{D} = 0$ at  $V_{\rm GS} = -V_{\rm P}$  (N-channel).

When  $V_{GS} = -V_{P}$ :  $I_{D} = 0$ 

Shockley's equation: the transfer characteristic of JFET is defined by Shockley's equation (to calculate drain current  $I_{\rm D}$  or plot a transfer curve).

$$I_{\rm D} = I_{\rm DSS} \left( 1 - \frac{V_{\rm GS}}{V_{\rm GS(off)}} \right)^2$$

The squared term produces a nonlinear exponential relationship between  $V_{\text{GS}}$  and  $I_{\text{D}}$ .

**Example**: Plot the transfer characteristics curve for a JFET, if  $I_{\text{DSS}}$  is 3 mA and  $V_{\rm GS(off)}$  is negative 6 V.

- $I_{\rm DSS} = 3$  mA,  $V_{\rm GS(off)} = -6$  V the transfer curve Given:
- Plot:
- $I_{\rm D} = I_{\rm DSS} \left( 1 \frac{V_{\rm GS}}{V_{\rm GS(off)}} \right)^2$ Solution:



*Figure 7.14 Transfer characteristic – an example* 

| V <sub>GS</sub> | $\boldsymbol{I}_{\mathrm{D}} = \boldsymbol{I}_{\mathrm{DSS}} \left( 1 - \frac{\boldsymbol{V}_{\mathrm{GS}}}{\boldsymbol{V}_{\mathrm{GS}(\mathrm{off})}} \right)^2$ | Ordered Pair ( $V_{GS}$ , $I_{D}$ ) |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| 0               | $I_{\rm D} = (3 \text{ mA}) \left( 1 - \frac{0}{-6 \text{ V}} \right)^2 = 3 \text{ mA}$                                                                            | (0, 3)                              |
| -1 V            | $I_{\rm D} = (3 \text{ mA}) \left( 1 - \frac{-1 \text{ V}}{-6 \text{ V}} \right)^2 \approx 2.08 \text{ mA}$                                                        | (-1, 2.08)                          |
| -2 V            | $I_{\rm D} = (3 \text{ mA}) \left( 1 - \frac{-2 \text{ V}}{-6 \text{ V}} \right)^2 \approx 1.33 \text{ mA}$                                                        | (-2, 1.33)                          |
| -4 V            | $I_{\rm D} = (3 \text{ mA}) \left( 1 - \frac{-4 \text{ V}}{-6 \text{ V}} \right)^2 \approx 0.33 \text{ mA}$                                                        | (-4, 0.33)                          |
| -6 V            | $I_{\rm D} = (3 \text{ mA}) \left( 1 - \frac{-6 \text{ V}}{-6 \text{ V}} \right)^2 = 0 \text{ mA}$                                                                 | (-6, 0)                             |

Table 7.2 An example

Connect the calculated points from the table to get the transfer curve as shown in Figure 7.14.

## 7.2 Biasing of JFET

#### 7.2.1 JFET gate bias (or fixed bias)

#### The purpose of JFET biasing

- Recall-biasing: establishing a predetermined level of DC voltages or currents in an amplifier so that the AC signal is properly amplified.
- JFET must be properly biased to establish a known Q-point to operate correctly and produce the desired amplification effect. It is similar to BJT biasing circuits.
  - Q-point of JFET:  $V_{GS}$  and  $I_{D}$
  - Recall: Q-point of BJT:  $I_{\rm C}$  and  $V_{\rm CE}$
- Correct DC biasing of the JFET also establishes its initial AC operating region with an undistorted output signal (amplified signal).

#### The commonly used methods of JFET biasing

- Gate bias
- Voltage-divider bias
- Self-bias

#### Gate bias (or fixed bias)

• Gate-bias circuit (N-channel JFET):



Figure 7.15 Gate-bias circuit

- The gate-bias is obtained using two power supplies ( $-V_{\rm GG}$  and  $V_{\rm DD})$  – a disadvantage.

This method is also very unstable to temperature stability.

#### DC voltages and currents

• Gain-source voltage  $V_{GS}$ : the negative power supply  $(-V_{GG})$  ensures that the gate is always reverse biased and no current flows through  $R_G (I_G = 0)$  so  $V_{GS}$  remains constant at  $-V_{GG}$ .

$$V_{\rm GS} = -V_{\rm GG}$$
  $I_{\rm G}R_{\rm G} = 0$ 

**KVL** 

• Drain current  $I_D$ :  $I_D$  is determined by the transfer characteristic or the Shockley's equation of JFET.

$$I_{\rm D} = I_{\rm DSS} \left( 1 - \frac{V_{\rm GS}}{V_{\rm GS(off)}} \right)^2$$

• Drain-source voltages  $V_{\rm DS}$ :  $V_{\rm DS} = V_{\rm DD} - I_{\rm D}R_{\rm D}$ 

#### 7.2.2 JFET Self-bias

Self-bias circuit (N-channel JFET):



Figure 7.16 Self-bias circuit

- The self-bias is a commonly used method for biasing a JFET.
- There is no voltage across the gate resistor  $R_{\rm G}$ .

 $\therefore V_{\rm RG} = 0 \qquad \qquad \therefore V_{\rm RG} = 0$ 

• The gate-source junction remains reverse-biased in the self-bias JFET circuit.

 $V_{\rm G}$  is more negative than  $V_{\rm s}$  or  $V_{\rm G} < V_{\rm s}$ .

#### Calculating DC voltages and currents

• Drain current  $I_{\rm D}$ :  $I_{\rm D} \approx I_{\rm S}$ • Source voltage  $V_{\rm S}$ :  $V_{\rm S} = I_{\rm D} R_{\rm S}$ • Gate-source voltage  $V_{\rm GS}$ :  $V_{\rm GS} = -I_{\rm D} R_{\rm S}$   $I_{\rm D} I_{\rm S} = -\frac{V_{\rm GS}}{R_{\rm S}}$ • Derive:  $V_{\rm GS} = V_{\rm G} - V_{\rm S} = 0 - I_{\rm D} R_{\rm S} = -I_{\rm D} R_{\rm S}$ • Drain-source voltages  $V_{\rm DS}$ :  $V_{\rm DS} = V_{\rm DD} - I_{\rm D} (R_{\rm D} + R_{\rm S})$ KVL:  $V_{\rm DS} = I_{\rm D} R_{\rm P} + V_{\rm OS} + I_{\rm C} R_{\rm S}$ 

**Example**: Determine the values of  $V_{GS}$  and  $V_{DS}$  for the circuit shown in Figure 7.16, if  $R_{D}$  is 2 k $\Omega$ ,  $R_{S}$  is 500  $\Omega$ ,  $V_{DD}$  is 12 V, and  $I_{D}$  is 3 mA.

- Given:  $R_{\rm D} = 2 \text{ k}\Omega, R_{\rm S} = 500 \Omega, R_{\rm G} = 5 \text{ M}\Omega, V_{\rm DD} = 12 \text{ V}, \text{ and } I_{\rm D} = 3 \text{ mA}.$
- Find:  $V_{\rm GS}$  and  $V_{\rm DS}$ .
- Solution:

$$V_{\rm GS}$$
:  $V_{\rm GS} = -I_{\rm D}R_{\rm S} = -(3 \text{ mA})(500 \Omega) = -(3 \text{ mA})(0.5 \text{ k}\Omega) = -1.5 \text{ V}$   
Milli: 10<sup>-3</sup>: Kilo: 10<sup>3</sup>

$$V_{\rm DS}$$
:  $V_{\rm DS} = V_{\rm DD} - I_{\rm D}(R_{\rm D} + R_{\rm S}) = 12 \text{ V} - 3 \text{ mA} (2 \text{ k}\Omega + 0.5 \text{ k}\Omega) = 4.5 \text{ V}$ 

#### DC load line and Q-point in self-biasing

- Self-bias JFET DC load line: a line segment drawn on the transfer characteristics curve by connecting the two points (two distinct points determine exactly one line segment).
  - The first point: when  $I_D = 0$ ,  $V_{GS} = 0$   $(V_{GS}, I_D) = (0, 0)$  The origin of graph Derive: if  $I_D = 0$ ,  $V_{GS} = -I_D R_S = (0) (R_S) = 0$
  - The second point: when  $I_D = I_{DSS}$ ,  $V_{GS} = -I_{DSS}R_S$   $V_{GS} = -I_DR_S$  $(V_{GS}, I_D) = (-I_{DSS}R_S, I_{DSS})$
- Q-point: the intersection point between the DC load line and the transfer curve.



Figure 7.17 Q-point in self-biasing

**Example**: Plot the DC load line and determine the Q-point for the circuit shown in Figures 7.16 and the transfer characteristics curve shown in Figures 7.18, if  $R_s$  is 600  $\Omega$ , and  $I_{DSS}$  is 8 mA.



Figure 7.18 Transfer characteristic of JFET

- Given:  $R_{\rm s} = 600 \ \Omega$ , and  $I_{\rm DSS} = 8 \ {\rm mA}$ .
- Find: Plot DC-load line and determine the Q-point.
- Solution:
  - The first point:  $(V_{GS}, I_D) = (0, 0)$ 
    - If  $I_{\rm D} = 0$ ,  $V_{\rm GS} = -I_{\rm D}R_{\rm S} = -(0 \text{ mA})(600 \Omega) = 0 \text{ V}$
    - The second point:  $(V_{GS}, I_D) = (-I_{DSS}R_S, I_{DSS})$   $V_{GS} = -I_DR_S = -I_{DSS}R_S = -(8 \text{ mA}) (0.6 \text{ k}\Omega) = -4.8 \text{ V}$  $(V_{GS}, I_D) = (-4.8 \text{ V}, 8 \text{ mA})$
  - Connect the two points  $\rightarrow$  DC load line

$$(0, 0), (-4.8 \text{ V}, 8 \text{ mA})$$

 Q-point: the intersection point between the DC load line and the transfer curve.

 $(V_{GS}, I_{D}) \approx (-2 \text{ V}, 3 \text{ mA})$ 



*Figure 7.19 Q-point of the example* 

#### **Midpoint biasing**

- Midpoint biasing: a JFET with a near centered Q-point on transfer characteristic curve.
- Midpoint biasing represents the most efficient use of the device range (get the maximum amount of drain current  $I_{\rm D}$ ).
- The midpoint bias occurs when  $V_{\text{GS}} \approx 0.3 V_{\text{GS(off)}}$  and drain current  $I_{\text{D}} \approx 0.5 I_{\text{DSS}}$ .

When 
$$V_{\text{GS}} \approx 0.3 V_{\text{GS(off)}} \rightarrow I_{\text{D}} \approx 0.5 I_{\text{DSS}}$$
 (midpoint)

Derive: 
$$I_{\rm D} = I_{\rm DSS} \left( 1 - \frac{V_{\rm GS}}{V_{\rm GS(off)}} \right)^2 = I_{\rm DSS} \left( 1 - \frac{0.3 V_{\rm GS(off)}}{V_{\rm GS(off)}} \right)^2 = 0.49 I_{\rm DSS} \approx 0.5 I_{\rm DSS}$$



Figure 7.20 Midpoint biasing

#### 7.2.3 JFET Voltage Divider-Bias

Voltage divider-bias circuit (N-channel JFET):



Figure 7.21 Voltage-divider bias

#### Stability of a JFET voltage-divider bias

- Voltage-divider bias is one of the most frequently used JFET biasing circuits.
- It uses a voltage divider circuit to provide good Q-point stability.
- The voltage-divider bias circuit of a JFET is very similar to the voltage-divider bias circuit of a BJT, but the DC analysis of each is different.

#### Calculating DC voltages and currents

or

• Gate-source voltage 
$$V_{GS}$$
:  $V_{GS} = V_G - V_S$   
 $V_G \approx V_{DD} \frac{R_2}{R_1 + R_2}$   $V_S = I_D R_S$   $I_S \approx I_D$ 

• Drain-source voltages 
$$V_{\text{DS}}$$
:  $V_{\text{DS}} = V_{\text{DD}} - I_{\text{D}}(R_{\text{D}} + R_{\text{S}})$   $V_{\text{DD}} = I_{\text{D}}R_{\text{D}} + V_{\text{DS}} + I_{\text{S}}R_{\text{S}}$ 

• Drain current  $I_{\rm D}$ :  $I_{\rm D} = \frac{V_{\rm DD} - V_{\rm D}}{R_{\rm D}}$   $V_{\rm DD} = V_{\rm D} + I_{\rm D}R_{\rm D}$ 

$$I_{\rm D} = \frac{V_{\rm G} - V_{\rm GS}}{R_{\rm S}} \qquad \qquad V_{\rm G} = V_{\rm GS} + I_{\rm D}R_{\rm S}, \ I_{\rm D} \approx I_{\rm S}$$

#### DC load line and Q-point in voltage-divider biasing

- Plot DC load line for a JFET with voltage-divide bias:
  - The first point: when  $V_{\text{GS}} = 0$ ,  $I_{\text{D}} = \frac{V_{\text{G}}}{R_{\text{S}}}$   $(V_{\text{GS}}, I_{\text{D}}) = (0, \frac{V_{\text{G}}}{R_{\text{S}}})$

Derive: 
$$I_{\rm D} = \frac{V_{\rm G} - V_{\rm GS}}{R_{\rm S}} = \frac{V_{\rm G} - 0}{R_{\rm S}} = \frac{V_{\rm G}}{R_{\rm S}}$$

- The second point: when  $I_D = 0$ ,  $V_{GS} = V_G$   $(V_{GS}, I_D) = (V_G, 0)$ Derive:  $V_{GS} = V_G - V_S = V_G - I_D R_S = V_G - (0) (R_S) = V_G$ 

- Plot these two points on the transfer characteristics curve and connect them by a line segment DC load line.
- Q-point: the intersection point between the DC load line and the transfer curve.



Figure 7.22 Q-point in voltage-divider biasing

**Example**: Determine the values of  $V_D$ ,  $V_S$ ,  $V_{GS}$ , and  $V_{DS}$  for the circuit shown in Figure 7.21, if  $R_1$  is 3 M $\Omega$ ,  $R_2$  is 1.5 M $\Omega$ ,  $R_D$  is 2 k $\Omega$ ,  $R_S$  is 1.5 k $\Omega$ ,  $V_{DD}$  is 12V, and  $I_D$  is 3 mA. Also plot the DC load line and determine the Q-point.



Figure 7.23 Transfer characteristic

- Given:  $R_1 = 3 \text{ M}\Omega, R_2 = 1.5 \text{ M}\Omega, R_D = 2 \text{ k}\Omega, R_S = 1.5 \text{ k}\Omega, V_{DD} = 12 \text{ V}$ , and  $I_D = 3 \text{ mA}$ .
- Find: a)  $V_{\rm D}, V_{\rm S}, V_{\rm GS}$ , and  $V_{\rm DS}$ .

a)

b) Plot the DC-load line and determine the Q-point.

• Solution:

- 
$$V_{\rm D}$$
:  $V_{\rm D} = V_{\rm DD} - I_{\rm D}R_{\rm D} = 12 \text{ V} - (3 \text{ mA}) (2 \text{ k}\Omega) = 6 \text{ V}$  Milli: 10<sup>-3</sup>; Kilo: 10<sup>3</sup>  
-  $V_{\rm s}$ :  $V_{\rm s} = I_{\rm D}R_{\rm s} = (3 \text{ mA}) (1.5 \text{ k}\Omega) = 4.5 \text{ V}$ 

- 
$$V_{GS}$$
: Thinking process:  $V_{GS} = V_G^2 - V_S \rightarrow V_G = V_{DD} \frac{R_2}{R_1 + R_2}$ 

$$V_{\rm g} \approx V_{\rm DD} = \frac{R_2}{R_1 + R_2} = 12 \text{ V} \frac{1.5 \text{ M}\Omega}{3 \text{ M}\Omega + 1.5 \text{ M}\Omega} 4 \text{ V}$$

$$V_{GS} = V_G - V_S = 4 \text{ V} - 4.5 \text{ V} = -0.5 \text{ V}$$
  
-  $V_{DS}$ :  $V_{DS} = V_{DD} - I_D (R_D + R_S) = 12 \text{ V} - (3 \text{ mA}) (2 \text{ k}\Omega + 1.5 \text{ k}\Omega)$   
= 1.5 V

• Solution: b) - The first point:  $(V_{GS}, I_D) = (0, \frac{V_G}{R_S})$ 

$$I_{\rm D} = \frac{V_{\rm G}}{R_{\rm s}} = \frac{4 \,\rm V}{1.5 \,\rm k\Omega} \approx 2.67 \,\rm mA$$
  
(0,  $\frac{V_{\rm G}}{R_{\rm s}}$ ) = (0, 2.67 mA)

- The second point:  $(V_{GS}, I_D) = (V_G, 0) = (4 \text{ V}, 0)$ Connect the two points  $\rightarrow$  DC load line (0, 2.67 mA), (4V, 0)



Figure 7.24 Determine the Q point

− Q point: the intersection point between the DC load line and the transfer curve.  $(V_{GS}, I_D) \approx (-2 \text{ V}, 4 \text{ mA})$ 

# 7.3 MOSFET (Metal–Oxide–Semiconductor Field-Effect Transistor)

## 7.3.1 Introduction to MOSFET

#### **Characteristics of MOSFETs**

- There are two major types of FET: JFET (Junction gate field-effect transistor) and MOSFET (metal-oxide-semiconductor field-effect transistor).
- JFET: a semiconductor device with a PN junction that operates in only depletion mode.
- MOSFET: a special type of FET without a PN junction and operates in both depletion and enhancement mode.
  - The gate of MOSFET is insulated from the channel by a thin SiO<sub>2</sub> (silicon dioxide) layer that can reduce the gate leakage current.
  - MOSFET has a higher input impedance than JFET that can reduce the input current required and therefore the heat generated.
     MOSFET is the advanced form of JFET.

 The MOSFET's thermal stability and other characteristics make it very popular in the design and construction of integrated circuits for digital computers.

Table 7.3 The main difference between JFET and MOSFET

| MOSFET (metal–oxide–semiconductor field-effect transistor)                                               | JFET (junction gate field-<br>effect transistor)    |  |
|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--|
| Operates in both depletion and enhancement mode                                                          | Operates in only depletion mode                     |  |
| Higher input impedance than JFET                                                                         | High input impedance                                |  |
| The gate is insulated from the channel by a thin SiO <sub>2</sub> (silicon dioxide) layer.               | The gate and channel are separated by a PN junction |  |
| Four types: N-channel depletion<br>N-channel enhancement<br>P-channel depletion<br>P-channel enhancement |                                                     |  |

• Basic structure of a N-channel MOSFET:



Figure 7.25 N-channel MOSFET

#### **Types of MOSFETs**

- Depletion and enhancement: there are two major types of MOSFET depletion and enhancement.
  - Enhancement-mode MOSFET (E-MOSFET) with positive gate bias voltage ( $V_{GG}$ ) to increase the channel width and switch the device "on" (switch on).
  - Depletion-mode MOSFET (D-MOSFET) with either positive or negative gate bias voltage ( $V_{GG}$ ) to reduce the channel width (deplete or destroy the channel) and switch the device "off" (switch off).
- N- or P-channel: a MOSFET consists of a channel of N- or P-type semiconductor material through which current flows.
- Four types of MOSFETs: a depletion mode MOSFET and an enhancementmode MOSFET are further classified as N-channel and P-channel.
  - N-channel depletion
  - N-channel enhancement

- P-channel depletion
- P-channel enhancement

#### **Depletion-mode MOSFET**

• Symbols of D-MOSFET:



Figure 7.26 Symbols of D-MOSFET

- N-channel D-MOSFET: the arrow is pointing in.
- P-channel D-MOSFET: the arrow is pointing out.
- Basic operation: by applying a reverse bias (RB) voltage  $V_{\rm GS}$  to the gate-source junction can reduce the width of the channel, increase the resistance of the channel, and reduce the drain current  $I_{\rm D}$ .

Apply a  $V_{GS} \rightarrow$  gate-souse RB  $\rightarrow^{\nu}$  channel width  $\downarrow \rightarrow$  channel  $R \uparrow \rightarrow I_{D} \downarrow \rightarrow$  switch off

- JFETs and MOSFETs are similar in their operating principles and the main difference is:
  - In JFETs, the conductivity of the channel is controlled by the electric field across the reverse-biased gate-souse junction.
  - In MOSFET, the conductivity of the channel is controlled by a transverse electric field across the insulating layer (SiO<sub>2</sub>) embedded on the semiconductor.

Transverse electric field, electromagnetic waves are perpendicular to the direction of travel.

#### **Enhancement-mode MOSFET**

• Symbols of E-MOSFET:



Figure 7.27 Symbols of E-MOSFET

• Basic operation: by applying a forward bias (FB) voltage  $V_{GS}$  to the gate-source junction can increase the width of the channel, reduce the resistance of the channel, and increase the drain current  $I_{D}$ .

Apply a  $V_{GS} \rightarrow$  gate-souse FB  $\rightarrow$  channel width  $\uparrow \rightarrow$  channel  $R \downarrow \rightarrow I_{D} \uparrow \rightarrow$  switch on

## 7.3.2 MOSFET Transfer Characteristics

#### Transfer characteristic of D-MOSFET (N-channel)

- Transfer characteristic (or transconductance curve): the curve plot between the gate-source voltage  $V_{GS}$  and the drain current  $I_{D}$ . A plot of  $V_{GS}$  verses  $I_{D}$ .
- The transfer characteristic of D-MOSFET is similar to the JFET.
  - When  $V_{GS}$  is zero, the maximum drain current  $I_D$  flowing is  $I_{DSS}$ .

When  $V_{\text{GS}} = 0$ :  $I_{\text{D}} = I_{\text{DSS}}$ 

- When  $V_{\rm GS} = -V_{\rm p}$ , the transfer curve develops from  $I_{\rm D} = I_{\rm DSS}$  at  $V_{\rm GS} = 0$ , to  $I_{\rm D} = 0$  at  $V_{\rm GS} = -V_{\rm p}$  (N-channel).



Figure 7.28 Transfer characteristic of D-MOSFET

I<sub>D</sub>

• Shockley's equation: the transfer characteristic of MOSFET is defined by Shockley's equation (to calculate drain current  $I_p$  or plot a transfer curve).

$$I_{\rm D} = I_{\rm DSS} \left( 1 - \frac{V_{\rm GS}}{V_{\rm GS(off)}} \right)^2$$

#### Transfer characteristic of E-MOSFET (N-channel)

- Recall: E-MOSFET with positive gate bias voltage  $(+V_{GG})$  to increase the channel width and switch the device "ON".
- When  $V_{GS}$  is zero, the drain current  $I_D$  is zero. When  $V_{GS} = 0$ :  $I_D = 0$

#### 188 Understandable electronic devices

• When  $V_{GS}$  is equal or great than the threshold voltage  $V_{GS(Th)}$ , the channel width increases, and the drain current  $I_{D}$  increases.



Figure 7.29 Transfer characteristic of E-MOSFET

When  $V_{\rm GS} \ge V_{\rm GS(Th)}$ :  $I_{\rm D}$   $\uparrow$ 

- $-V_{GS (Th)}$  (threshold voltage): the minimum gain-source voltage required to produce  $I_{\rm p}$ .
- The  $V_{\rm GS\,(Th)}$  of the N-channel E-MOSFET is similar to the  $V_{\rm RF}$  of the BJT.
- The equation for the transfer characteristic of E-MOSFET is given as:

$$I_{\rm D} = k \left( V_{\rm GS} - V_{\rm GS(Th)} \right)^2 \qquad k - \text{a constant for the MOSFET}$$

$$k = \frac{I_{\rm D(on)}}{\left( V_{\rm GS} - V_{\rm GS(Th)} \right)^2} \qquad V_{\rm GS(Th)} \text{ and } I_{\rm D(on)} \text{ can be obtained from the datasheet.}$$

#### 7.3.3 E-MOSFET Biasing

#### The commonly used methods of E-MOSFET biasing

- Drain feedback bias
- Voltage-divider bias

#### **Drain-feedback bias of E-MOSFET**

Drain-feedback bias circuit for a E-MOSFET (N-channel):



Figure 7.30 Drain-feedback bias

- Drain-feedback bias for an E-MOSFET is very similar to a collector-feedback bias circuit of a BJT.
- The gate resistor  $R_{\rm G}$  of the collector-feedback bias circuit is connected to the drain D rather than to  $V_{\rm DD}$ .

#### Calculating DC voltages and currents

 $V_{\rm GS}$ 

- The gate circuit  $I_{\rm G}$  ( $I_{\rm G} \approx 0$ ) is negligible since the gate has a very high impedance. Therefore, the drain and gate voltages are the same ( $V_{\rm G} = V_{\rm D}$ ) by the gate resistor ( $V_{\rm RG} = 0$ ).
- The drain-source voltage  $V_{\rm DS}$ :  $V_{\rm DS} \approx V_{\rm D} = V_{\rm DD} I_{\rm D} R_{\rm D}$
- The drain current  $I_{\rm D}$ :  $I_{\rm D} \approx I_{\rm S} = \frac{V_{\rm DD} V_{\rm DS}}{R_{\rm D}}$ • The gate-source voltage  $V_{\rm GS}$ :  $V_{\rm GS} = V_{\rm DS}$   $V_{\rm G} = V_{\rm D}$

**Example**: Determine the values of  $V_{GS}$  for the circuit shown in Figure 7.30, if  $R_D$  is 2 k $\Omega$ ,  $R_G$  is 3 M $\Omega$ ,  $V_{DD}$  is 12V, and  $I_D$  is 2 mA.

- Given:  $R_{\rm D} = 2 \text{ k}\Omega$ ,  $R_{\rm G} = 3 \text{ M}\Omega$ ,  $V_{\rm DD} = 12 \text{ V}$ ,  $I_{\rm D} = 2 \text{ mA}$ .
- Find:
- Solution:

$$V_{GS}: V_{GS} = V_{DS}^{?}$$

$$V_{DS} = V_{DD} - I_{D} R_{D} = 12 \text{ V} - (2 \text{ mA}) (2 \text{ k}\Omega) = 8 \text{ V}$$
Milli: 10<sup>-3</sup>; Kilo: 10<sup>3</sup>

$$V_{GS} = V_{DS} = 8 \text{ V}$$

#### Voltage-divider bias of E-MOSFET biasing

• Voltage-divider bias circuit for a E-MOSFET (N-channel):



Figure 7.31 Voltage-divider bias

• Voltage-divider bias circuit for E-MOSFET is very similar to the voltagedivider bias circuit of a BJT or JFET, but the DC analysis of each is different.

#### **Calculating DC voltages and currents**

- $R_{2}$ V 17 The gate-source voltage  $V_{cs}$ :
- The drain-source voltage  $V_{\rm DS}$ :
- The drain current  $I_{\rm D}$ :

$$V_{\rm GS} \approx V_{\rm DD} \frac{I}{R_1 + R_2}$$
$$V_{\rm DS} = V_{\rm DD} - I_{\rm D} R_{\rm D}$$
$$I_{\rm D} = k (V_{\rm GS} - V_{\rm GS(Th)})^2$$
$$k = \frac{I_{\rm D(on)}}{(V_{\rm GS} - V_{\rm GS(Th)})^2}$$

**Example**: Determine the values of  $I_{\rm D}$  and  $V_{\rm DS}$  for the circuit shown in Figure 7.31, if  $R_1$  is 3 MΩ,  $R_2$  is 1.5 MΩ,  $R_D$  is 100 Ω,  $V_{DD}$  is 12 V,  $V_{GS(Th)}$  is 2V, and  $I_{D(On)}$  is 5 mA. • Given:  $R_1 = 3$  MΩ,  $R_2 = 1.5$  MΩ,  $R_D = 100$  Ω,  $V_{DD} = 12$  V,  $V_{GS(Th)} = 2$ V,  $I_{D(On)} = 10$ 

- 100 mA
- $I_{\rm D}$  and  $V_{\rm DS}$ . Find:
- Solution.

- 
$$I_{\mathbf{D}}$$
: Thinking process:  $I_{\mathrm{D}} = k^{2} (V_{\mathrm{GS}}^{2} - V_{\mathrm{GS(Th)}})^{2} \rightarrow V_{\mathrm{GS}} \approx V_{\mathrm{DD}} \frac{R_{2}}{R_{1} + R_{2}}$   
 $\rightarrow k = \frac{I_{\mathrm{D(on)}}}{(V_{\mathrm{GS}} - V_{\mathrm{GS(Th)}})^{2}}$ 

$$V_{\rm GS} \approx V_{\rm DD} \frac{R_2}{R_1 + R_2} \quad 12 \text{ V} \frac{1.5 \text{ M}\Omega}{3 \text{ M}\Omega + 1.5 \text{ M}\Omega} = 4 \text{ V}$$

$$k = \frac{I_{\rm D(on)}}{(V_{\rm GS} - V_{\rm GS(Th)})^2} = \frac{100 \text{ mA}}{(4 \text{ V} - 2 \text{ V})^2} = 25 \text{ mA/ V}^2$$

$$I_{\rm D} = k (V_{\rm GS} - V_{\rm GS(Th)})^2 = (25 \text{ mA/V}^2) (4\text{V} - 2 \text{ V})^2 = 100 \text{ mA}$$

$$V_{\rm DS}: \quad V_{\rm DS} = V_{\rm DD} - I_{\rm D}R_{\rm D} = 12 \text{ V} - (100 \text{ mA}) (0.1 \text{ k}\Omega) = 2 \text{ V}$$
Milli: 10<sup>-3</sup>; Kilo: 10<sup>3</sup>

#### **D-MOSFET Biasing** 7.3.4

#### The commonly used methods of D-MOSFET biasing

- The D-MOSFET can be biased using some methods used with the JFET (gate bias, self- bias, voltage-divider bias, etc.).
- A simple bias method for the D-MOSFET is zero bias (set  $V_{GS} = 0$ ).

#### Zero bias of D-MOSFET

• Zero bias circuit for a D-MOSFET (N-channel):



Figure 7.32 Zero bias

• Zero bias is so named because it operates at  $V_{GS}$  at 0 V. Similar to self-bias, it does not require a second DC source for the gate terminal.

#### Calculating DC voltages and currents

• The gate-source voltage  $V_{GS}$ :  $V_{GS} = 0$  Zero bias • The drain current  $I_D$ :  $I_D = I_{DSS}$   $V_{GS} = 0$ • The drain-source voltage  $V_{DS}$ :  $V_{DS} = V_{DD} - I_{DSS} R_D$   $I_D = I_{DSS}$ 

Figure 7.33 Transfer characteristic

**Example**: Determine the values of drain current for the circuit shown in Figure 7.32, if  $V_{\text{DD}}$  is 15 V,  $R_{\text{D}}$  is 1.5 k $\Omega$ ,  $R_{\text{G}}$  is 5 M $\Omega$ , and  $V_{\text{DS}}$  is 6 V.

- Given:  $V_{\text{DD}} = 15 \text{ V}, R_{\text{D}} = 1.5 \text{ k}\Omega, R_{\text{G}} = 5 \text{ M}\Omega, V_{\text{DS}} = 6 \text{ V}$
- Find:

 $I_{\rm D}$ 

• Solution: Thinking process:  $I_{\rm D} = I_{\rm DSS} \rightarrow V_{\rm DS} = V_{\rm DD} - I_{\rm DSS} R_{\rm D}$ 

$$I_{\rm DSS} = \frac{V_{\rm DD} - V_{\rm DS}}{R_{\rm D}} = \frac{15 \text{ V} - 6 \text{ V}}{1.5 \text{ k}\Omega} = 6 \text{ mA} \qquad \text{Milli: 10^{-3}; Kilo: 10^{-3}}$$

## Summary

#### **Types of FET**

• JFET (junction gate field-effect transistor): a semiconductor device with a PN junction that operates in only depletion mode.

#### 192 Understandable electronic devices

 MOSFET (metal-oxide-semiconductor field-effect transistor): a semiconductor device without a PN junction that operates in both depletion and enhancement mode.

| FET (Field-effect transistor)                               | BJT (bipolar junction transistor)               |
|-------------------------------------------------------------|-------------------------------------------------|
| Only the majority charge carriers (holes or electrons) flow | Both majority and minority charge carriers flow |
| A unipolar device (only one carrier type)                   | A bipolar device                                |
| A voltage-control device                                    | A current-controlled device                     |
| High input resistance                                       | Low input resistance                            |
| Low power consumption                                       | High power consumption                          |
| Low noise level                                             | High noise level                                |

Table 7.4: The main difference between FET and BJT

#### **Basic structure of JFET**

- N-channel JFET: a JFET whose channel is composed of a majority of electrons as the charge carrier. It made up a bar of N-type semiconductor with two parts of P-type material inserted in the sides.
- P-channel JFET: a JFET whose channel is composed of a majority of holes as the charge carrier. It made up a bar of P-type material with two parts of N-type material inserted in the sides.

#### JFET - a voltage-controlled device

- Reverse bias voltage  $V_{\rm GS}$ : by applying a reverse bias voltage  $V_{\rm GS}$  to the gatesource junction can control the width of the channel and the flow of current from the source to the drain.
- Voltage-controlled device:  $V_{GS} \rightarrow depletion layer \rightarrow channel width \rightarrow resistance of the channel \rightarrow T_D$

## The $V_{GS}$ of a JFET

- A N-channel JFET requires a negative  $V_{GS}$ .
- A P-channel JFET requires a positive  $V_{gs}$ .

#### JFET characteristics curve

- Drain (or output) characteristic curve: A plot of  $V_{\text{DS}}$  verses  $I_{\text{D}}$ .
- JFET drain curve vs. BJT collector curve:





*Figure 7.34(a) JFET drain curve* 

Figure 7.34(b) BJT collector curve

#### Pinch-off voltage vs. cut-off voltage

- Pinch-off voltage  $V_{\rm p}$ : the minimum value of  $V_{\rm DS}$  at which  $I_{\rm D}$  becomes saturation  $(I_{\rm D} = I_{\rm DSS})$  at zero  $V_{\rm GS}$ .
- Cut-off voltage  $V_{GS(off)}$ : the minimum value of  $V_{GS}$  at which  $I_{D}$  becomes approximately zero.
- $V_{\rm GS(off)} = -V_{\rm p}$ •

#### Transfer characteristic of JFET (N-channel)

- Transfer characteristic (or transconductance curve): a plot of  $V_{GS}$  versus  $I_{D}$ .
- Shockley's equation:  $I_{\rm D} = I_{\rm DSS} \left( 1 \frac{V_{\rm GS}}{V_{\rm GS(off)}} \right)^2$

## **Midpoint biasing**

- Q-point of JFET:  $V_{GS}$  and  $I_{D}$
- Midpoint biasing: a JFET with a near centered Q-point on transfer characteristic • curve. It represents the most efficient use of the device range.
- The midpoint bias occurs when  $V_{\text{GS}} \approx 0.3 V_{\text{GS(off)}}$ and  $I_{\rm D} \approx 0.5 I_{\rm DSS}$ . •

| Biasing         | Self-bias                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Voltage-divider bias                                                                                                        | Gate bias (or fixed bias)                                                         |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| Circuit         | $ \begin{array}{c} + \nu_{DD} \\ R_D \\ \hline R_D \\ \hline R_D \\ \hline R_D \\ \hline IJ_D \\ \hline R_D \\ \hline IJ_D \\ \hline R_D \\ \hline IJ_D \\ \hline$ |                                                                                                                             | +V <sub>DD</sub><br>-V <sub>GG</sub>                                              |
| V <sub>GS</sub> | $V_{\rm GS} = -I_{\rm D}R_{\rm S}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $V_{\rm GS} = V_{\rm G} - V_{\rm S}$ $V_{\rm G} \approx V_{\rm DD} \frac{R_2}{R_1 + R_2}$ $V_{\rm S} = I_{\rm D} R_{\rm S}$ | $V_{\rm GS} = -V_{\rm GG}$                                                        |
| V <sub>DS</sub> | $V_{\rm DS} = V_{\rm DD} - I_{\rm D}(R_{\rm D} + R_{\rm S})$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $V_{\rm DS} = V_{\rm DD} - I_{\rm D} (R_{\rm D} + R_{\rm S})$                                                               | $V_{\rm DS} = V_{\rm DD} - I_{\rm D}R_{\rm D}$                                    |
| ID              | $I_{\rm D} \approx I_{\rm S}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $I_{\rm D} = \frac{V_{\rm DD} - V_{\rm D}}{R_{\rm D}}$<br>or $I_{\rm D} = \frac{V_{\rm G} - V_{\rm GS}}{R_{\rm S}}$         | $I_{\rm D} = I_{\rm DSS} \left( 1 - \frac{V_{\rm GS}}{V_{\rm GS(off)}} \right)^2$ |

Table 7.5: Methods of JFET Biasing

#### **Characteristics of MOSFETs**

- JFET (junction gate field-effect transistor): a semiconductor device with a PN junction that operates in only depletion mode.
- MOSFET(metal-oxide-semiconductor field-effect transistor): a special type of FET without a PN junction that operates in both depletion and enhancement mode.

Table 7.6: The main difference between JFET and MOSFET

| MOSFET (metal–oxide–semiconductor<br>field-effect transistor)                                            | JFET (junction gate field-effect transistor)        |  |
|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--|
| Operates in both depletion and enhancement mode                                                          | Operates in only depletion mode                     |  |
| Higher input impedance than JFET                                                                         | High input impedance                                |  |
| The gate is insulated from the channel by a thin $SiO_2$ (silicon dioxide) layer                         | The gate and channel are separated by a PN junction |  |
| Four types: N-channel depletion<br>N-channel enhancement<br>P-channel depletion<br>P-channel enhancement | Two types: N-channel<br>P-channel                   |  |

#### **Types of MOSFETs**

- Enhancement-mode MOSFET (E-MOSFET) with positive gate bias voltage  $(V_{GG})$  to increase the channel width and switch the device "on" (switch on).
- Depletion-mode MOSFET (D-MOSFET) with either positive or negative gate bias voltage ( $V_{\rm GG}$ ) to reduce the channel width and switch the device "off" (switch off).

## **Depletion-mode MOSFET**

- Basic operation: Apply a  $V_{GS} \rightarrow$  gate-souse RB  $\rightarrow$  channel width  $\downarrow \rightarrow$  channel  $R \uparrow \rightarrow I_D \downarrow \rightarrow$  switch off
- JFETs and MOSFETs are similar in their operating principles and the main difference is:
  - In JFETs, the conductivity of the channel is controlled by the electric field across the reverse-biased gate-souse junction.
  - In MOSFET, the conductivity of the channel is controlled by a transverse electric field across the insulating layer (SiO<sub>2</sub>) embedded on the semiconductor.

## **Enhancement-mode MOSFET**

• Basic operation: Apply a  $V_{GS} \rightarrow$  gate-souse FB  $\rightarrow$  channel width  $\uparrow \rightarrow$  channel  $R \downarrow \rightarrow I_D \uparrow \rightarrow$  switch on

#### Transfer characteristic of D-MOSFET (N-channel)

- Transfer characteristic (or transconductance curve): a plot of  $V_{GS}$  verses  $I_{D}$ .
- When  $V_{\rm GS} = 0$ :  $I_{\rm D} = I_{\rm DSS}$ •
- When  $V_{GS}^{GS} = -V_{P}$ :  $I_{D}^{T} = 0$ •
- Shockley's equation: the transfer characteristic of MOSFET is defined by .

Shockley's equation. 
$$I_{\rm D} = I_{\rm DSS} \left( 1 - \frac{V_{\rm GS}}{V_{\rm GS(off)}} \right)$$

#### Transfer characteristic of E-MOSFET (N-channel)

- •
- $\begin{array}{ll} \mbox{When} & V_{\rm GS} = 0; & I_{\rm D} = 0 \\ \mbox{When} & V_{\rm GS} \geq V_{\rm GS(Th}; & I_{\rm D} = \uparrow \\ \mbox{The equation for the transfer characteristic of E-MOSFETs is given as:} \end{array}$

$$I_{\rm D} = k \, (V_{\rm GS} - V_{\rm GS(Th)})^2 \qquad \qquad k = \frac{I_{\rm D(on)}}{(V_{\rm GS} - V_{\rm GS(Th)})^2}$$

#### The commonly used methods of E-MOSFET biasing

- Drain feedback bias
- Voltage-divider bias

#### The commonly used methods of D-MOSFET biasing

- The DE-MOSFET can be biased using some methods used with the JFET (gate bias, self-bias, voltage-divider bias, etc.).
- A simple bias method for the DE-MOSFET is zero bias (set  $V_{GS} = 0$ ).

Table 7.7: Methods of MOSFET Biasing

| Biasing         | Drain-feedback bias                                                     | Voltage-divider bias                                                                                        | Zero bias of D-MOSFET                             |
|-----------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| Circuit         |                                                                         |                                                                                                             | $V_{OB} = 0$ $V_{OB} = 0$ $V_{OB} = 0$ $V_{DB}$   |
| V <sub>GS</sub> | $V_{\rm GS} = V_{\rm DS}$                                               | $V_{\rm GS} = V_{\rm DD} \frac{R_2}{R_1 + R_2}$                                                             | $V_{\rm GS} = 0$                                  |
| V <sub>DS</sub> | $V_{\rm DS} \approx V_{\rm D} = V_{\rm DD} - I_{\rm D} R_{\rm D}$       | $V_{\rm DS} = V_{\rm DD} - I_{\rm D} R_{\rm D}$                                                             | $V_{\rm DS} = V_{\rm DD} - I_{\rm DSS} R_{\rm D}$ |
| I <sub>D</sub>  | $I_{\rm D} \approx I_{\rm S} = \frac{V_{\rm DD-}V_{\rm DS}}{R_{\rm D}}$ | $I_{\rm D} = k (V_{\rm GS} - V_{\rm GS(Th)})^2$ $k = \frac{I_{\rm D(on)}}{(V_{\rm GS} - V_{\rm GS(Th)})^2}$ | $I_{\rm D} = I_{\rm DSS}$                         |

|                                                | FET (Field-effect transistor)                                                                                                                                                                                                                                                                                                                                                                                                      | BJT (bipolar junction<br>transistor)                                                                                                                    |
|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                                         | N-channel                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                         |
| Terminal                                       | D – drain<br>G – gate<br>S – source                                                                                                                                                                                                                                                                                                                                                                                                | C – collector<br>B – base<br>E – emitter                                                                                                                |
| DC voltages                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                         |
|                                                | $V_{\rm DD}$ and $-V_{\rm GG}$ (For a N-channel JFET)                                                                                                                                                                                                                                                                                                                                                                              | $V_{\rm CC}$ and $V_{\rm BB}$ (For a NPN BJT)                                                                                                           |
| Characteristic<br>curves                       | U <sub>GE</sub> P <sub>DMC</sub> + 1 <sub>m</sub><br>U <sub>GE</sub> V <sub>MC</sub> V <sub>M</sub><br>U <sub>GE</sub> | New Deventions visa                                                                                                                                     |
| Four regions                                   | ID Ohmic Active region Break down region region region ↓ Presk down region ↓ Presk down region ↓ Presk down region ↓ Presk down                                                                                                                                                                                                                                                                                                    | Ic Saturation Active region Break down region region                                                                                                    |
|                                                | <ul> <li>Ohmic region</li> <li>Active region (or saturation region)</li> <li>Breakdown region</li> <li>Cut-off region (or pinch-off region)</li> </ul>                                                                                                                                                                                                                                                                             | <ul> <li>Saturation         <ul> <li>region</li> <li>Active region</li> <li>Breakdown             region</li> <li>Cut-off region</li> </ul> </li> </ul> |
| <i>V-</i> or <i>I-</i><br>controlled<br>device | A voltage-controlled device:<br>$V_{\rm GS}$ controls $I_{\rm D}$                                                                                                                                                                                                                                                                                                                                                                  | A current-controlled device:<br>$I_{\rm B}$ controls $I_{\rm C}$                                                                                        |

 Table 7.8:
 Comparison of the JFET and BJT

## **Types of Transistors**



## Self-Test

- 7.1 1. The field-effect transistor (FET) is a ( )-controlled device.
  - JFET is a semiconductor device with a PN junction that operates in only
     ( ) mode.
  - The P-channel JFET is a JFET whose channel is composed of a majority of

     () as the charge carrier.

- **4.** The ( ) is used to control current flow between the other two terminals.
- 5. Since a JFET must be operated such that the gate-source junction is always reverse-biased. This requires a ( )  $V_{GS}$  for an N-channel JFET.
- 6. The ( ) voltage is the minimum value  $V_{\rm DS}$  at which maximum drain current  $I_{\rm D}$  can flow.
- 7. The ( ) characteristic is the curve plot between gate-source voltage  $V_{\text{GS}}$  and drain current  $I_{\text{D}}$ .
- 8. Plot the transfer characteristics curve, if  $I_{\text{DSS}}$  is 2 mA and  $V_{\text{GS(off)}}$  is negative 5 V.
- **7.2 9.** The ( ) current is determined by the transfer characteristic or the Shockley's equation of JFET.
  - **10.** Determine the values of  $V_{\text{GS}}$  and  $V_{\text{DS}}$  for the circuit shown in Figure 7.35, if  $R_{\text{D}}$  is 3 k $\Omega$ ,  $R_{\text{S}}$  is 400  $\Omega$ ,  $V_{\text{DD}}$  is 10 V, and  $I_{\text{D}}$  is 2 mA.



Figure 7.35 Ch 7: No. 10, self-test

11. Plot the DC load line and determine the Q-point for the circuit and the transfer characteristics curve shown in Figure 7.36(a) and (b), if  $R_{\rm D}$  is 1 kQ,  $R_{\rm S}$  is 500 Q, and  $I_{\rm DSS}$  is 6 mA.



Figure 7.36(a) Ch 7: No. 11, self-test Figure 7.36(b) Ch 7: No. 11, self-test

- 12. The midpoint bias occurs when  $V_{GS} \approx 0.3 V_{GS(off)}$  and drain current
- and  $I_{\rm D}$  is 4 mA. (b) Plot the DC load line and determine the Q-point.



Figure 7.37 Ch 7: No. 14, self-test

- 7.3 15. MOSFET is a special type of FET without a PN junction and operates in both depletion and ( ) mode.
  - )-mode MOSFET with either positive or negative gate bias voltage to 16. ( reduce the channel width and switch the device "off".
  - 17. In MOSFET, the conductivity of the channel is controlled by a transverse electric field across the ( ) layer embedded on the semiconductor.
  - **18.** Drain-feedback bias for E-MOSFET is very similar to a ( )-feedback bias circuit of BJT.
  - **19.** Determine the values of  $V_{\rm GS}$  for the circuit shown in Figure 7.38, if  $R_{\rm D}$  is 3 k $\Omega$ ,  $R_{\rm G}$  is 4 M $\Omega$ ,  $V_{\rm DD}$  is 15V, and  $I_{\rm D}$  is 3 mA.



Figure 7.38 Ch 7: No. 19, self-test

**20.** Determine the values of  $I_{\rm D}$  and  $V_{\rm DS}$  for the circuit shown in Figure 7.39, if  $R_1$  is 4 M $\Omega$ ,  $R_2$  is 2 M $\Omega$ ,  $R_{\rm D}$  is 120  $\Omega$ ,  $V_{\rm DD}$  is 15 V,  $V_{\rm GS(Th)}$  is 3 V, and  $I_{\rm D(on)}$  is 110 mA.



Figure 7.39 Ch 7: No. 20, self-test

**21.** Determine the values of drain current for the circuit shown in Figure 7.40, if  $V_{\text{DD}}$  is 12 V,  $R_{\text{D}}$  is 1 k $\Omega$ , and  $V_{\text{DS}}$  is 6 V.



Figure 7.40 Ch 7: No. 21, self-test

# Chapter 8

# AC analysis of FET circuits – FET amplifiers

#### **Chapter outline**

| 8.1   | JFET e | equivalent model                 |  |
|-------|--------|----------------------------------|--|
|       |        | Introduction to FET amplifier    |  |
|       | 8.1.2  | JFET AC equivalent circuit       |  |
| 8.2   |        | amplifier analysis               |  |
|       | 8.2.1  | Common-drain amplifier analysis  |  |
|       | 8.2.2  | Common-source amplifier analysis |  |
|       |        | Common-gate amplifier analysis   |  |
| Sum   |        |                                  |  |
| Self- |        |                                  |  |
|       |        |                                  |  |

# 8.1 JFET equivalent model

## 8.1.1 Introduction to FET amplifier

## **FET amplifier**

- Recall amplifier: an electronic device that increases the voltage, current, or power of an input signal. It is a circuit that has a power gain greater than 1.
- Recall amplifier gain: the ratio of output to input in the form of power, voltage, and current. It is a measure of the ability of an amplifier.

$$A_{\rm p} = \frac{P_{\rm out}}{P_{\rm in}} \qquad A_{\rm v} = \frac{V_{\rm out}}{V_{\rm in}} \qquad A_{\rm i} = \frac{i_{\rm out}}{i_{\rm in}}$$

- FET amplifier: an FET in a linear region around an operating point can work as an amplifier to amplify a small AC input signal (low-level signal such as a wireless signal).
- A small-signal JFET (N-channel) amplifier with voltage-divider bias:
  - Recall the purpose of biasing is to stabilize the Q-Point (DC operation) in the desired region of operation in response to an AC input signal.
  - A small AC voltage  $(V_{in})$  is applied to the input and passed to output  $(V_{out})$  through coupling capacitors that are used to pass an AC signal without disturbing the Q-point of the circuit.



Figure 8.1 A JFET amplifier with voltage-divider bias

- A bypass capacitor on the source resister  $(R_s)$  to bypass desirable signals to the ground and to increase gain.

#### Transconductance

• Transconductance  $(g_m)$ : the ratio of the change in current at the output to the change in voltage at the input.

The "trans" is short for "transfer" (input to output).

 $g_{\rm m} = \frac{\text{change in } I_{\rm out}}{\text{change in } V_{\rm in}}$   $g_{\rm m} = y_{\rm fs}$  (datasheets)

• Transconductance for FET  $(g_m)$ : the ratio of the change in drain current  $I_d$  (output) to the change in gate voltage  $V_{os}$  (input).

AC: 
$$g_{\rm m} = \frac{I_{\rm d}}{V_{\rm gs}}$$

$$DC: g_{\rm m} = \frac{\Delta I_{\rm d}}{\Delta V_{\rm gs}}$$

• Definition of the transconductance  $g_m$  using transfer characteristics:



Figure 8.2 Transfer characteristics

# 8.1.2 JFET AC equivalent circuit

#### **Build JFET AC equivalent circuit**

- Small-signal model of JFET: an equivalent circuit that can be used to accurately predict the performance of a JFET. It can be used to estimate the input impedance, gain, and operating conditions of JFET amplifiers.
- JFET (N-channel) AC equivalent circuit:



Figure 8.3 JFET AC equivalent circuit

#### FET internal AC resistance

- FET internal AC resistance: a small AC resistance looking into the terminal of an FET.
- Input resistance r<sub>gs</sub>: the FET internal resistance between the gate and the source. Recall that an FET has a high input resistance, it is high enough to be approximated as an open circuit (r<sub>gs</sub> ≈ ∞).
- Output resistance  $r_{\rm ds}$ : the FET internal resistance between the drain and the source. It is typically much larger (reverse-biased) than  $R_{\rm D}$  and can be neglected in calculations (it can be replaced by an open circuit,  $r_{\rm ds} \approx \infty$ ).

## Simplified JFET AC equivalent circuit:

- $r_{\rm gs}$  and  $r_{\rm ds}$ : very large open circuit
- The drain branch acts as a current source  $(I_d = g_m v_{gs})$ .





Figure 8.4 Simplified JFET equivalent circuit

#### JFET voltage gain

• Voltage gain without the load resistor  $R_1$ :

$$A_{\rm V} = \frac{V_{\rm out}}{V_{\rm in}} = \frac{V_{\rm ds}}{V_{\rm gs}} = \frac{I_{\rm d} R_{\rm D}}{I_{\rm d} / g_{\rm m}} = g_{\rm m} R_{\rm D} \qquad \qquad g_{\rm m} = \frac{I_{\rm d}}{V_{\rm gs}}$$

• Voltage gain with the load resistor  $R_1$ :

$$A_{\rm V} = \frac{V_{\rm out}}{V_{\rm in}} = g_{\rm m}(R_{\rm D} \setminus |R_{\rm L})$$

$$g_{\rm m} v_{\rm gs} \bigoplus R_{\rm D} \bigotimes R_{\rm L}$$

Figure 8.5 Voltage gain with  $R_{\rm L}$ 

# The Q-point of JFET

• The Q-point of a JFET circuit is obtained from the values of the drain current  $I_{\rm D}$  versus the drain-source voltages  $V_{\rm DS}$  (for a specific  $V_{\rm GS}$  on the DC load line).



Figure 8.6 Midpoint biasing

Bias a JFET  $\rightarrow$  establish a Q-point ( $I_{\rm D}$  and  $V_{\rm DS}$ )

• Midpoint biasing: an amplifier with a centered Q-point on the DC load line can provide amplification of an AC input signal without distortion or clipping to the output waveform.

# 8.2 JFET amplifier analysis

# 8.2.1 Common-drain amplifier analysis

# Common-drain (CD) circuit (source follower)

Drain – common

- $V_{in}$  gate  $V_{out}$  source



Figure 8.7 Common-drain amplifier

#### AC equivalent circuit

AC equivalent circuit of a JFET common-drain (CD) amplifier is obtained by replacing all capacitors with a short circuit and setting DC voltage source  $V_{\text{DD}}$ to zero and replacing it with a ground.

# The voltage gain of a CD amplifier

Voltage gain without the load resistor  $R_1$ :



Figure 8.8 AC equivalent circuit of a CD amplifier

$$A_{\rm V} = \frac{V_{\rm out}}{V_{\rm in}} = \frac{g_{\rm m}R_s}{1+g_{\rm m}R_s}$$

Deriv

ve: 
$$A_{\rm v} = \frac{V_{\rm out}}{V_{\rm in}} = \frac{I_{\rm d}R_{\rm s}}{V_{\rm gS} + I_{\rm d}R_{\rm s}} = \frac{g_{\rm m}V_{\rm gS}R_{\rm s}}{V_{\rm gS} + g_{\rm m}V_{\rm gS}R_{\rm s}} = \frac{g_{\rm m}R_{\rm s}}{1 + g_{\rm m}R_{\rm s}}$$
$$g_{\rm m} = \frac{I_{\rm d}}{V_{\rm gs}}, \quad I_{\rm d} = g_{\rm m} \, V_{\rm gs}$$

Voltage gain is approximately 1: if  $g_m R_s >> 1$ , the voltage gain  $A_v$  is approxi-• mately equal to 1.

$$A_{\rm v} \approx 1$$
, if  $g_{\rm m}R_{\rm s} \gg 1$   $A_{\rm v} = \frac{g_{\rm m}R_{\rm s}}{1+g_{\rm m}R_{\rm s}} \approx \frac{g_{\rm m}R_{\rm s}}{g_{\rm m}R_{\rm s}} = 1$ 

Voltage gain with the load resistor  $R_{\rm L}$ : •

$$A_{\rm V} = \frac{V_{\rm out}}{V_{\rm in}} = \frac{g_{\rm m}(R_{\rm S} || R_{\rm L})}{1 + g_{\rm m}(R_{\rm S} || R_{\rm L})}$$

# Phase relationship

- Source follower: the CD amplifier is also known as the source follower, because the load voltage "follows" the input signal very closely, and voltage gain is approximately equal to  $1 (A_v \approx 1)$ .
- In phase: CD amplifier receives its input signal to the gain with the output voltage taken from across the source load. As the source voltage follows the gain voltage, the output voltage in a CD amplifier is in phase with the input voltage (it simply follows it).

The JFET's CD configuration (source follower) is similar to a BJT's common-collector configuration (voltage follower or emitter follower).

# Input resistance

• The input resistance at the gate of the CD circuit  $(R_{io})$ :

• 
$$R_{ig} = \frac{V_{GS}}{I_{GSS}}$$

 $I_{GSS}$ : the gate-to-source leakage current (datasheet).

• The total circuit input resistance presented to the AC source of the CD circuit  $(R_{in})$ :

If  $R_{ig} >> R_G$ 

 $R_{\rm in} \approx R_{\rm G} \parallel R_{\rm ig} \approx R_{\rm G}$ 

 $-R_{ip}$  is typically much larger than RG and can be neglected in calculations.

- 
$$I_{\text{GSS}}$$
 is leakage current and very small.  $R_{\text{ig}} \uparrow \uparrow = \frac{r_{\text{GS}}}{I_{\text{GSS}} \downarrow \downarrow}$ 

• High input resistance: the value of input resistance on a CD amplifier is usually very high.

# **Output resistance**

• The output resistance presented to the load of the CD circuit:







• Low output resistance: the output resistance on a CD amplifier is always very low.

**Example:** For the JFET CD amplifier of Figure 8.7, determine the input and output resistance  $R_{\rm in}$ ,  $R_{\rm out}$ , and voltage gain  $A_{\rm v}$ , if  $R_{\rm G}$  is 8 MΩ,  $R_{\rm S}$  is 5 kΩ,  $R_{\rm L}$  is 12 MΩ,  $V_{\rm DD}$  is 12V, and  $g_{\rm m}$  is 5 ms.



Figure 8.10 CS amplifier

- Given:  $R_{\rm G} = 8 \text{ M}\Omega, R_{\rm S} = 5 \text{ k}\Omega, R_{\rm L} = 12 \text{ M}\Omega, V_{\rm DD} = 12 \text{ V}, \text{ and } g_{\rm m} = 5 \text{ ms.}$
- Find:  $R_{in}$ ,  $R_{out}$ , and  $A_{V}$ .
  - Solution:  $\mathbf{R}_{in} \colon R_{in} \approx R_{G} = \mathbf{8} \ \mathbf{M\Omega}$   $\mathbf{R}_{out} \coloneqq R_{out} \approx \frac{1}{g_{m}} \setminus R_{s} = \frac{1}{5 \text{ ms}} \setminus 5 \text{ k\Omega} \qquad \frac{1}{2 \text{ ms}} = \frac{1}{0.002 \text{ s}} = 500 \ \Omega = 0.5 \text{ k\Omega}; \text{ Kilo: } 10^{3}$   $= 0.2 \text{ k\Omega} \setminus 5 \text{ k\Omega} \approx \mathbf{0.19} \text{ k\Omega}$   $\mathbf{A}_{v} \coloneqq A_{v} = \frac{g_{m}(R_{s} \mid \mid R_{L})}{1 + g_{m}(R_{s} \mid \mid R_{L})} = \frac{5 \text{ ms} (5 \text{ k\Omega} \setminus 12 \text{ M\Omega})}{1 + 5 \text{ ms} (5 \text{ k\Omega} \setminus 12 \text{ M\Omega})}$   $= \frac{5 \text{ ms} (5 \text{ k\Omega} \setminus 12,000 \text{ k\Omega})}{1 + 5 \text{ ms} (5 \text{ k\Omega})} \approx \frac{5 \text{ ms} (5 \text{ k\Omega})}{1 + 5 \text{ ms} (5 \text{ k\Omega})} \approx \mathbf{0.96} \qquad A_{v} \approx 1$

# 8.2.2 Common-source amplifier analysis

#### Common-source (CS) circuit

- Source common
- $V_{in}$  gate
- $V_{out}^{iii} drain$

#### AC equivalent circuit

 AC equivalent circuit of a JFET common-source (CS) amplifier is obtained by replacing all capacitors with a short circuit and setting DC voltage source V<sub>DD</sub> to zero and replacing it with a ground.



*Figure 8.11 AC equivalent circuit of a CS amplifier* 

# Input resistance

• The input resistance at the gate of the transistor:

$$R_{\rm ig} = \frac{V_{\rm GS}}{I_{\rm GSS}}$$

 $I_{\rm GSS}$ : the gate-to-source leakage current (datasheets).

• The total circuit input resistance presented to the AC source:  $R_{in} = R_{G} \setminus R_{ig} \approx R_{G}$ , if  $R_{ig} >> R_{G}$ 

 $R_{_{12}}$  is typically much larger than  $R_{_{\rm G}}$  and can be neglected in calculations.

# **Output resistance**

• The output resistance presented to the load of the circuit:

$$R_{\rm out} = R_{\rm D} \setminus r_{\rm ds}$$

• AC internal resistance between the drain and the source  $r_{\rm ds}$  represents the reverse-biased drain-source junction resistance. It is typically much larger than  $R_{\rm D}$  and can be replaced by an open circuit  $(r_{\rm ds} \approx \infty)$ .

 $R_{\rm out} \approx R_{\rm D}$  If  $r_{\rm ds} >> R_{\rm D}$ 



Figure 8.12 Output resistance

# Voltage gain

- The voltage gain of JFET CS amplifier: the ratio of output to input in the form of voltage.
- Voltage gain without the load resistor  $R_{\rm L}$ :

$$A_{\rm V} = \frac{V_{\rm out}}{I_{\rm in}} = g_{\rm m} R_{\rm D}$$

Derive: 
$$A_{v} = \frac{V_{out}}{V_{in}} = \frac{V_{ds}}{V_{gS}} = \frac{I_{d}R_{d}}{I_{d}/g_{m}} = g_{m}R_{D}$$
  $g_{m} = \frac{I_{d}}{V_{gS}}, V_{gS} = \frac{I_{d}}{2}$ 

Voltage gain with the load resistor  $R_1$ :

$$A_{\rm V} = \frac{V_{\rm out}}{V_{\rm in}} = g_{\rm m} \left( R_{\rm D} \setminus \langle R_{\rm L} \rangle \right)$$

#### **Phase relationship**

- 180° Phase shift: the output voltage in a CS amplifier is 180° out of phase with the input voltage.
- When the input signal increases, the drain current  $I_d$  also increases. An increase in drain current increases the voltage drop in the drain resistor  $R_{\rm p}$ , reducing the voltage in the drain terminal  $V_{d}$  and producing a 180° phase shift.

$$V_{\rm d} = V_{\rm DD} - I_{\rm d} R_{\rm D}$$

Example: For the JFET CD amplifier of Figure 8.10, determine the input and output resistance  $R_{in}$ ,  $R_{out}$ , and voltage gain  $A_V$ , if  $R_G$  is 5 M $\Omega$ ,  $R_S$  is 500  $\Omega$ ,  $R_D$  is 1.2 k $\Omega$ ,  $R_{\rm L}$  is 10 kΩ,  $V_{\rm DD}$  is 15V, and  $g_{\rm m}$  is 3 ms.

- Given:  $R_{G}^{=} = 5 \text{ M}\Omega$ ,  $R_{S}^{=} = 500 \Omega$ ,  $R_{D} = 1.2 \text{ k}\Omega$ ,  $R_{L} = 10 \text{ k}\Omega$ ,  $V_{DD} = 15 \text{ V}$ , and  $g_{\rm m} = 3 \text{ ms} (Y_{\rm fs} - \text{datasheets}).$
- Find:  $R_{in}$ ,  $R_{out}$ , and  $A_V$ .
- Solution:
  - $R_{\rm in}$ :  $R_{\rm in} \approx R_{\rm G} = 5 \,\rm M\Omega$

$$R : R \approx R_{\rm p} \approx 1.2$$
 ks

 $\begin{aligned} & \boldsymbol{R}_{out}: \quad \boldsymbol{R}_{out} \approx \boldsymbol{R}_{D} \approx 1.2 \text{ kS2} \\ & \boldsymbol{A}_{v}: \quad \boldsymbol{A}_{V} = \boldsymbol{g}_{m} \left( \boldsymbol{R}_{D} \parallel \boldsymbol{R}_{L} \right) = 3 \text{ ms} \left( 1.2 \text{ k}\Omega \parallel 10 \text{ k}\Omega \right) \approx 3.21 \end{aligned}$ 

#### Common-gate amplifier analysis 8.2.3

#### Common-gate (CG) circuit

- Gate common
- $V_{\rm in}$  source •
- $V_{out}^{m}$  drain



Figure 8.13 CG amplifier

# AC equivalent circuit

AC equivalent circuit of a JFET common-gate (CG) amplifier is obtained with replacing all capacitors by a short circuit and setting DC voltage source  $V_{\rm DD}$  to zero and replacing it with a ground.



Figure 8.14 AC equivalent circuit of a CG amplifier

# **Input resistance**

The input resistance at the source of the transistor:

$$R_{\rm is} = \frac{1}{g_{\rm m}}$$

Derive:  $R_{is} \frac{V_{in}}{I_{in}} = \frac{V_{in}}{I_s} \approx \frac{V_{in}}{I_d} = \frac{V_{gs}}{g_m V_{gs}} = \frac{1}{g_m}$   $I_{in} = I_s \approx I_d \approx g_m V_{gs}, \quad (g_m = \frac{I_d}{V_{ms}})$ 



The total circuit input resistance presented to the AC source  $R_{in}$ : •

$$R_{\rm in} = R_{\rm S} \setminus R_{\rm is} = R_{\rm S} \setminus \frac{1}{g_{\rm m}}$$

Unlike CS and CD circuits, the CG configuration provides a low input resistance. •

# **Output resistance**

- The output resistance presented to the load of the circuit:  $R_{\text{out}} = R_{\text{D}} \setminus ||r_{\text{ds}}||$
- AC internal resistance between the drain and the source  $r_{ds}$  represents reversebiased drain-source junction resistance. It is typically much larger than  $R_{\rm p}$  and can be replaced by an open circuit  $(r_{\rm ds} \approx \infty)$ .  $R_{\rm out} \approx R_{\rm D}$

# Voltage gain

- The voltage gain of JFET CG amplifier: the ratio of output to input in the form of voltage.
- Voltage gain without the load resistor  $R_1$ : •

$$A_{\rm V} = \frac{V_{\rm out}}{V_{\rm in}} = g_{\rm m} R_{\rm D}$$

Derive:  $A_{\rm v} = \frac{V_{\rm out}}{V_{\rm out}} = \frac{V_{\rm d}}{V_{\rm out}} = \frac{I_{\rm d}R_{\rm D}}{V_{\rm out}} = \frac{g_{\rm m}V_{\rm gs}R_{\rm D}}{V_{\rm out}} = g_{\rm m}R_{\rm D}$   $I_{\rm d} \approx g_{\rm m}V_{\rm gs}$ 

• Voltage gain with the load resistor  $R_1$ :

$$A_{\rm V} = \frac{V_{\rm out}}{V_{\rm in}} = g_{\rm m} \left( R_{\rm D} \setminus \langle R_{\rm L} \rangle \right)$$

#### **Phase relationship**

- In phase: the output voltage in a CG amplifier is in phase with the input voltage.
- The CG amplifier receives its input signal to the source with the output voltage taken from across the drain load ( $I_d \approx I_s$ , the drain signal "follows" the source signal).

**Example:** For the JFET CG amplifier of Figure 8.13, determine the input and output resistance  $R_{\rm in}$ ,  $R_{\rm out}$ , and voltage gain  $A_{\rm V}$ , if  $R_{\rm S}$  is 5 k $\Omega$ ,  $R_{\rm D}$  is 5 k $\Omega$ ,  $R_{\rm L}$  is 20 k $\Omega$ ,  $V_{\rm DD}$  is 15 V, and  $g_{\rm m}$  is 3 ms.

- Given:  $R_s = 5 \text{ k}\Omega$ ,  $R_D = 5 \text{ k}\Omega$ ,  $R_L = 20 \text{ k}\Omega$ ,  $V_{DD} = 15 \text{ V}$ , and  $g_m = 3 \text{ ms}$  ( $Y_{\text{fs}}$  datasheets).
- Find:  $R_{in}$ ,  $R_{out}$ , and  $A_{V}$ .
- Solution:  $\mathbf{R}_{in}: R_{in} = \mathbf{R}_{s} \setminus \frac{1}{g_{m}} = 5 \text{ k}\Omega \setminus \frac{1}{3\text{ms}} \approx \mathbf{0.31 \ k\Omega}$   $\mathbf{R}_{out}: R_{out} \approx R_{D} \approx \mathbf{5 \ k\Omega}$   $\mathbf{A}_{v}: A_{V} = g_{m} \left(R_{D} \mid \mid R_{L}\right) = 3 \text{ ms} \left(5 \text{ k}\Omega \mid \mid 20 \text{ k}\Omega\right) \approx \mathbf{12}$ Kilo: 10<sup>3</sup>; Milli: 10<sup>-3</sup>

#### **Summary**

#### **FET amplifier**

- FET amplifier: an FET in a linear region around an operating point can work as an amplifier to amplify a small AC input signal (low-level signal such as a wireless signal).
- A small-signal JFET (N-channel) amplifier with voltage-divider bias:



Figure 8.15 A JFET amplifier with voltage-divider bias

#### Transconductance

**nsconductance** Transconductance  $(g_m)$ :  $g_m = \frac{\text{change in } I_{\text{out}}}{\text{change in } V_{\text{in}}}$ 

 $g_{\rm m} = y_{\rm fs}$  (datasheets)

Transconductance for FET:

AC: 
$$g_{\rm m} = \frac{I_{\rm d}}{V_{\rm gs}}$$
  
DC:  $g_{\rm m} = \frac{\Delta I_{\rm d}}{\Delta V_{\rm gs}}$ 

# JFET (N-channel) AC equivalent circuit:



Figure 8.16 JFET AC equivalent circuit

# **FET internal AC resistance**

- Input resistance  $r_{gs}$ : the FET internal resistance between the gate and the source. It is high enough to be approximated as an open circuit  $(r_{ss} \approx \infty)$ .
- Output resistance  $r_{ds}$ : the FET internal resistance between the drain and the source. it is typically much larger than  $R_{\rm D}$  and can be neglected in calculations (it can be replaced by an open circuit,  $r_{ds} \approx \infty$ ).

# Simplified JFET equivalent circuit:

- $r_{gs}$  and  $r_{ds}$ : very large open circuit
- The drain branch acts as a current source  $(I_d = g_m v_{gs})$ .  $g_m = \frac{T_d}{V}$

# The Q-point of JFET

- The Q-point of a JFET circuit: Bias a JFET  $\rightarrow$  establish a Q-point ( $I_{\rm D}$  and  $V_{\rm DS}$ )
- Midpoint biasing: an amplifier with a centered Q-point on the DC load line can provide amplification of an AC input signal without distortion or clipping to the output waveform.

| Amplifier               | Abbreviation | Input  | Output | Common terminal |
|-------------------------|--------------|--------|--------|-----------------|
| Common-source amplifier | CS           | Gate   | Drain  | Source          |
| Common-drain amplifier  | CD           | Gate   | Source | Drain           |
| Common-gate amplifier   | CG           | Source | Drain  | Gate            |

Table 8.1 Three JFET amplifier configurations

| Configuration    | $A_{v}$ (without $R_{L}$ )        | $A_{\rm v}$ (with $R_{\rm L}$ )                                                                             | R <sub>in</sub>                                      | R <sub>out</sub>                                              | Phase<br>relationship |
|------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------|-----------------------|
| Common<br>source | $A_{\rm V} = g_{\rm m} R_{\rm D}$ | $A_{\rm V} = g_{\rm m} \left( R_{\rm D} \parallel R_{\rm L} \right)$                                        | $R_{\rm in} \approx R_{\rm G}$                       | out D                                                         | 180° out of phase     |
|                  |                                   | $A_{\rm V} = \frac{g_{\rm m}(R_{\rm S} \parallel R_{\rm L})}{1 + g_{\rm m}(R_{\rm S} \parallel R_{\rm L})}$ |                                                      | $R_{\rm out} \approx \frac{1}{g_{\rm m}} \parallel R_{\rm S}$ | In phase              |
| Common<br>gate   | $A_{\rm V} = g_{\rm m} R_{\rm D}$ | $A_{\rm V} = g_{\rm m} \left( R_{\rm D}  \mathbb{N}  R_{\rm L} \right)$                                     | $R_{\rm in} = R_{\rm S} \otimes \frac{1}{g_{\rm m}}$ | $R_{\rm out} \approx R_{\rm D}$                               | In phase              |

| Configuration                                          | Circuit                                                                                               | AC equivalent circuit |
|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------|
| <b>Common source</b><br>Input – gate<br>Output – drain | $v_{in}$                                                                                              |                       |
| Common drain<br>Input – gate<br>Output – source        | v <sub>n</sub> ⊂ <sub>n</sub><br>R <sub>Q</sub> → V <sub>B</sub><br>R <sub>Q</sub> → C <sub>ast</sub> |                       |
| Common gate<br>Input – source<br>Output – drain        | * Voo<br>Ro<br>Vero                                                                                   |                       |

# Self-test

8.1

- 1. The transconductance for FET is the ratio of the change in drain current to the change in ( ) voltage.
- 2. The input resistance of the FET is the internal resistance between the gate and the ( ).
- 3. The output resistance of the FET is the internal resistance between the ( ) and the source.
- **4.** The Q-point of a JFET circuit is obtained from the values of the ( ) current versus the drain-source voltages.

- 8.2
- 5. The CD amplifier is also known as the ( ) follower, because the load voltage "follows" the input signal very closely, and voltage gain is approximately equal to 1.
- 6. The CD amplifier receives its input signal to the gain with the output voltage taken from across the ( ).
- 7. The value of ( ) resistance on a CD amplifier is usually very high.
- 8. For the JFET CD amplifier of Figure 8.17, determine the input and output resistance  $R_{\rm in}$ ,  $R_{\rm out}$ , and voltage gain  $A_{\rm v}$ , if  $R_{\rm G}$  is 9 MΩ,  $R_{\rm S}$  is 6 kΩ,  $R_{\rm L}$  is 14 MΩ,  $V_{\rm DD}$  is 15 V, and  $g_{\rm m}$  is 3 ms.



Figure 8.17 Ch 8: No. 8, self-test

- **9.** The output voltage in a CS amplifier is ( ) phase with the input voltage.
- **10.** For the JFET CD amplifier of Figure 8.18, determine the input and output resistance  $R_{in}$ ,  $R_{out}$ , and voltage gain  $A_v$ , if  $R_G$  is 4 M $\Omega$ ,  $R_D$  is 1 k $\Omega$ ,  $R_L$  is 8 k $\Omega$ , and  $g_m$  is 4 ms.



Figure 8.18 Ch 8: No. 10, self-test

- **11.** The output voltage in a common-gate amplifier is ( ) phase with the input voltage.
- 12. For the JFET CG amplifier of Figure 8.19, determine the input and output resistance  $R_{in}$ ,  $R_{out}$ , and voltage gain  $A_v$ , if  $R_s$  is 6 k $\Omega$ ,  $R_D$  is 5 k $\Omega$ ,  $R_L$  is 18 k $\Omega$ , and  $g_m$  is 4 ms.



Figure 8.19 Ch 8: No. 12, self-test

# Chapter 9

# **Operational amplifiers**

#### **Chapter outline**

| 9.1 | Operat    | ional amplifiers (op-amps)   | 215 |  |
|-----|-----------|------------------------------|-----|--|
|     | 9.1.1     | Introduction to op-amps      |     |  |
|     | 9.1.2     | Op-amp modes of operation    |     |  |
| 9.2 | Basic l   | ouilding blocks of an op-amp | 221 |  |
|     | 9.2.1     | Inverting op-amp             |     |  |
|     | 9.2.2     | Noninverting op-amp          |     |  |
|     | 9.2.3     | Voltage follower op-amp      |     |  |
|     | 9.2.4     | Terminologies of op-amps     |     |  |
| 9.3 | Basic o   | op-amp circuits              |     |  |
|     | 9.3.1     | Summing amplifier            |     |  |
|     | 9.3.2     | Difference amplifier         |     |  |
|     | 9.3.3     | Op-amp differentiator        |     |  |
|     | 9.3.4     | Op-amp integrator            |     |  |
|     | 9.3.5     | Op-amp comparator            |     |  |
| Sum | Summary   |                              |     |  |
|     | Self-test |                              |     |  |
|     |           |                              |     |  |

# 9.1 Operational amplifiers (op-amps)

# 9.1.1 Introduction to op-amps

# **Op-amp**

- Recall amplifier: an electronic device that increases the voltage, current, or power of an input signal.
- Operational amplifier (op-amp): an integrated circuit (IC) that operates as an amplifier to amplify weak electric signals. It is a voltage-controlled amplifier with very high gain.
- IC: an electronic device formed on a small flat piece (chip) of semiconductor material (normally silicon) that can hold many electronic components (hundreds to millions of transistors, resistors, capacitors, etc.).

#### Symbol and terminals of an op-amp

- Op-amp schematic symbol:
  - An op-amp circuit with two inputs and one output.
  - Inverting input: the terminals labeled with the "-".
  - Non inverting input: the terminals labeled with the "+."



Figure 9.1 Op-amp symbol

• Op-amp schematic symbol with DC power supplies:



Figure 9.2 Op-amp with DC power supplies

# Ideal op-amp vs. practical op-amp

• Ideal (or perfect) op-amp: an op-amp with certain special characteristics to allow it to function with high efficiency.



Figure 9.3 Characteristics of an op-amp

- Characteristics of an ideal op-amp:
  - Infinite open-loop gain:  $A_{\rm V} = \infty$
  - Open-loop gain: the gain of the op-amp without feedback.
  - Infinite input impedance:  $Z_{in} = \infty$
  - Zero output impedance:  $Z_{out}^{m} = 0$
  - Infinite bandwidth (BW):  $BW = \infty$
  - Zero input offset voltage: Exactly zero out if zero in.

- Characteristics of a practical op-amp:
  - High open-loop gain:  $A_{\rm v}$  is high
  - High input impedance:  $\dot{Z}_{in}$  is high It draws very little current and absorbs less power.
  - Low output impedance:  $Z_{out}$  is low It can provide high output current and reduce loading.
  - Limited BW: BW is limited It can respond to a wide frequency range.

| Op Amp              | A <sub>v</sub>       | $Z_{in}$              | Z <sub>out</sub>     | BW               | Circuit            |
|---------------------|----------------------|-----------------------|----------------------|------------------|--------------------|
| Idea op-amp         | $A_{\rm v} = \infty$ | $Z_{\rm in} = \infty$ | $Z_{\rm out} = 0$    | $BW = \infty$    | $Z_{int} = \infty$ |
| Practical<br>op-amp | $A_{\rm v}$ is high  | $Z_{\rm in}$ is high  | $Z_{\rm out}$ is low | BW is<br>limited |                    |

Table 9.1 Ideal op-amp vs. practical op-amp

## The golden rules of op-amps

For an op-amp with external negative feedback:

• The current rule: no current flows into the two inputs of the op-amp.  $I_{in} = 0$   $\therefore Z_{in}$  is high.

It doesn't load the source and does not affect the input voltage.



Figure 9.4 The golden rules of op-amps

• The voltage rule: the potential difference between two inputs is zero in an opamp circuit with negative feedback.  $V_{in(-)} = V_{in(+)}$ The op-amp will adjust its output to keep the voltage difference between two inputs zero when feedback is being used.

#### Example:

If the non inverting input  $V_{in(+)}$  is connected to ground (set to 0V), i.e.  $V_{in(+)} = 0V$ , then the inverting input  $V_{in(-)}$  is also at 0V, e.g.  $V_{in(-)} = 0V$ . Based on the voltage rule:  $V_{in(-)} = V_{in(+)}$ 

:.  $V_{in(-)} = V_{in(+)} = 0 V$ 



Figure 9.5 The voltage rule – an example

#### **Negative feedback**

- Feedback: the process when all or a portion of the output signal is used as an input. It produces a path from the output back to the input.
- There are two types of feedback positive feedback and negative feedback.
- Positive feedback: when the occurrence of a reaction that enhances or amplifies the original action.
  - The output is connected to the noninverting input  $V_{in(+)}$ .
  - The fed-back signal is in phase with the input signal.
- Negative feedback: when the occurrence of a reaction reduces the original action and brings the system back to a stable state.
  - The output is connected to the inverting input  $V_{in(-)}$ .
  - The fed-back signal is out of phase with the input signal.

## **Benefits of negative feedback**

- Promote stability.
- Limit saturation and reduce distortion and noise.
- Increase BW and improve input and output impedances.
- Improve performance (equilibrium, frequency response, step response, etc.).
   Because of these advantages, many op-amps use negative feedback.
   An example of negative feedback: a central heating system allows the room to rest at a predetermined temperature.
- As the temperature rises, the thermostat (the negative feedback part) turns off the furnace.
- As the temperature falls, the thermostat turns on the furnace.

#### Negative feedback in op-amp

• If op-amp output voltage  $V_{\text{out}}$  decreases, then inverting input voltage  $V_{\text{in}(-)}$  will fall by the same amount so differences in the inputs  $(V_{\text{in}(+)} - V_{\text{in}(-)})$  will increase.

$$V_{\text{out}} \downarrow = V_{\text{in}(-)} \downarrow \quad \rightarrow \quad (V_{\text{in}(+)} - V_{\text{in}(-)}) \uparrow \qquad \qquad V_{\text{in}(-)} = V_{\text{in}(-)}$$

This causes the output voltage  $V_{-}$  to rise: •  $V_{\text{out}} \uparrow = A_{\text{V}} \left( V_{\text{in}(+)} - V_{\text{in}(-)} \right) \uparrow$ 

$$A_{\rm V} = \frac{V_{\rm o}}{V_{\rm i}}$$

Negative feedback in op-amp:

$$\begin{split} V_{\mathrm{out}} \downarrow & \rightarrow V_{\mathrm{in}\,(-)} \downarrow \rightarrow (V_{\mathrm{in}\,(+)} - V_{\mathrm{in}\,(-)}) \uparrow \\ V_{\mathrm{out}} \uparrow \_\_ \end{split}$$



Figure 9.6 Negative feedback in op-amp

# 9.1.2 Op-amp – modes of operation

# **Op-amp** – three modes of operation

The op-amp exhibits three modes of operation based on the kind of input signals. The three input modes are:

- Single-ended input mode •
- Double-ended (differential) input mode •
- Common input mode

# **Single-ended input operation**

- Single-ended input mode: input signal is applied only to one of the inputs (one of the inputs is grounded).
- If the input is applied to the non inverting input, the input and output signals • are in phase.
- If the input is applied to inverting input, the input and output signals are out of • phase.





Figure 9.7 Single-ended input mode

# **Double-ended input operation**

Double-ended (differential) input mode: apply two opposite polarity signals to • two inputs (two inputs are out of phase).



Figure 9.8 Double-ended input mode

Double-ended input mode amplifies the difference between both signals. The resultant output signal is a superimposing of two input signals.
 It has a peak value twice the value for a single input signal.



Figure 9.9 Superimposing of two input signals

#### **Common-mode input operation**

- Common-mode input: two identical signals appear on both inputs (two inputs are identical in both magnitude and phase).
- In an ideal op-amp, the common-mode signal (unwanted signal) will be canceled out.



Figure 9.10 Common-mode input

| Single-ended input                                                                                        | Double-ended input<br>(differential input)                   | Common-mode input                                                          |  |
|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------|--|
|                                                                                                           |                                                              |                                                                            |  |
| - The input signal is applied to one of the inputs.                                                       | - Apply two opposite-<br>polarity signals to two<br>inputs.  | - Two identical signals<br>(noise) appear on both<br>inputs.               |  |
| - If the input is applied to<br>the inverting input, the<br>input and output signals<br>are out of phase. | - The output signal is a superimposing of two input signals. | - In an ideal op-amp,<br>the common-mode sig-<br>nal will be canceled out. |  |
| - If input is applied to the<br>noninverting input, the<br>input and output signals<br>are in phase.      |                                                              |                                                                            |  |

Table 9.2:The input modes of op-amp

# 9.2 Basic building blocks of an op-amp

# 9.2.1 Inverting op-amp

#### Introduction to inverting op-amp

- Inverting op-amp: an op-amp circuit which inverting input (-) receives the input signal and feedback from the output of the op-amp. It has 180° out-of-phase output with respect to the input.
- Inverting op-amp circuit:



Figure 9.11 Inverting op-amp

## The closed-loop voltage gain of an inverting op-amp

 $A_{\rm CL} = -\frac{R_{\rm f}}{R_{\rm 1}}$ The voltage gain is set by the ratio of two resistors. Derive:  $A_{\rm CL} = \frac{V_{\rm out}}{V_{\rm in}} = -\frac{I_{\rm f} R_{\rm f}}{I_{\rm in} R_{\rm 1}} = -\frac{R_{\rm f}}{R_{\rm 1}}$ 

Input  $\rightarrow$  (–)

#### 222 Understandable electronic devices

 $V_{\text{out}} = -I_{\text{f}}R_{\text{f}}$  since  $V_{\text{in}(-)} = 0$ , the point A is a virtual ground.

The noninverting input is connected to ground.  $V_{in(-)} = V_{in(+)} = 0$ 



Figure 9.12 Derive the voltage gain

#### The impedance of an inverting op-amp

• Input impedance of an inverting op-amp Z<sub>i</sub>:

 $Z_{i} = R_{1}$ 

 $R_1 = \frac{V_{\text{in}}}{I_{\text{in}}}$ , since  $R_1$  is connected to virtual ground (point A) in the inverting input terminal.

• The output impedance of an inverting op-amp  $Z_{0}$  (with feedback):

$$Z_{o} = \frac{Z_{out}}{1 + A_{OL} \frac{R_{1}}{R_{1} + R_{f}}}$$

 $Z_{out}$  – the internal output impedance (without feedback)  $A_{OL}$  – the open-loop voltage gain (without feedback)

Derive:  $Z_{o} = \frac{V_{out}}{I_{out}}$   $V_{out} = A_{ol} V_{diff} - Z_{out} I_{out}$ If  $A_{ol} V_{diff} >> Z_{out} I_{out}$   $V_{out} \approx A_{ol} V_{diff} = A_{ol} (V_{in} - V_{f})$   $= A_{ol} (V_{in} - V_{out} \frac{R_{1}}{R_{1} + R_{f}})$   $= A_{ol} V_{in} - A_{ol} V_{out} \frac{R_{1}}{R_{1} + R_{f}}$   $A_{ol} V_{in} = V_{out} + A_{ol} V_{out} \frac{R_{1}}{R_{1} + R_{f}}$   $= I_{out} Z_{o} (1 + A_{ol} \frac{R_{1}}{R_{1} + R_{f}})$   $= I_{out} Z_{o} (1 + A_{ol} \frac{R_{1}}{R_{1} + R_{f}})$ 

$$\frac{A_{ol} V_{in}}{I_{out}} = \frac{I_{out} Z_o}{I_{out}} (1 + A_{ol} \frac{R_1}{R_1 + R_f}) \qquad \div I_{out} \text{ both sides}$$

$$\frac{A_{ol} V_{in}}{I_{out}} = Z_o (1 + A_{ol} \frac{R_1}{R_1 + R_f}) \qquad \qquad \forall V_{out} \approx A_{ol} V_{in} \text{ (if without feedback)}$$

$$\frac{V_{out}}{I_{out}} = Z_o (1 + A_{ol} \frac{R_1}{R_1 + R_f}) \qquad \qquad V_{out} \approx A_{ol} V_{in} \text{ (if without feedback)}$$

$$Z_{out} = Z_o (1 + A_{ol} \frac{R_1}{R_1 + R_f}) \qquad \qquad Z_{out} = \frac{V_{out}}{I_{out}}$$

$$\therefore Z_o = \frac{Z_{out}}{1 + A_{oL} \frac{R_1}{R_1 + R_f}} \qquad \qquad Z$$

 $Z_{o}$  (with feedback) is less than  $Z_{out}$  (without feedback).





Figure 9.13 Derive the output impedance

#### Characteristics of an inverting op-amp

- The closed-loop voltage gain of an inverting op-amp is negative  $(A_{\rm CL} = -\frac{R_{\rm f}}{R_{\rm 1}})$ , indicating that the output is out of phase with the applied input signal.
- An inverting op-amp provides stability to the system since it is with negative •
- feedback (the output is connected to the inverting input  $V_{in(-)}$ ). The voltage gain of an inverting op-amp  $(A_{CL})$  is set by resistor ratio  $(-\frac{R_f}{R_1})$ . This indicates that it is hard to achieve high voltage gain with this circuit. •



Figure 9.14 Phase relation

Example: Determine the output voltage, and input and output impedance for the circuit shown in Figure 9.11, if  $V_{in}$  is 50 mV,  $R_1$  is  $2k\Omega$ ,  $R_f$  is  $50k\Omega$ ,  $Z_{out}$  is  $80\Omega$ , and  $A_{\rm OL}$  is 150,000.

- $V_{\text{in}} = 50 \text{ mV}, R_1 = 2 \text{ k}\Omega, R_f = 50 \text{ k}\Omega, Z_{\text{out}} = 80\Omega, \text{ and } A_{\text{OL}} = 150,000.$  $V_{\text{out}}, Z_i, \text{ and } Z_o.$ Given:
- Find:

Solution:  

$$V_{out}: V_{out} = A_{CL}V_{in} = -\frac{R_{f}}{R_{1}}V_{in}$$
 $A_{CL} = \frac{V_{out}}{V_{in}}, A_{CL} = -\frac{R_{f}}{R_{1}}$ 
 $= (-\frac{50 \ k\Omega}{k\Omega}) (50 \ mV) \approx -1,250 \ mV$ 
 $Z_{i}: Z_{i} = R_{1} = 2 \ k\Omega$ 
 $Z_{o}: Z_{o} = \frac{Z_{out}}{1 + A_{OL}} = \frac{80 \ \Omega}{1 + 150,000} \approx 0.01386\Omega = 13.86 \ m\Omega$ 
milli: 10<sup>-3</sup>

#### 9.2.2 Noninverting op-amp

#### Introduction to noninverting op-amp

- Noninverting op-amp: an op-amp circuit in which the noninverting input (+) receives the input signal, and the inverting input (-) receives positive feedback from the output of the op-amp. The output signal is in phase with the input signal applied.
- Noninverting op-amp circuit: .



Input  $\rightarrow$ (+)

Figure 9.15 Noninverting op-amp

#### The closed-loop voltage gain $(A_{CI})$ of a noninverting op-amp:

 $A_{\rm CL} = 1 + \frac{R_{\rm f}}{R_{\rm f}}$ 

Derive:  $V_{in(-)} = V_{in(+)}$ 

The voltage gain is set by resistor ratio. The golden rule of op-amp (voltage rule)

 $V_{\text{in}(-)} = V_{\text{out}} \frac{R_1}{R_1 + R_1} = V_{\text{in}(+)}$  $A_{\rm CL} = \frac{V_{\rm out}}{V_{\rm c}} = \frac{R_{\rm 1} + R_{\rm f}}{R_{\rm 1}} = 1 + \frac{R_{\rm f}}{R_{\rm 1}}$ 

Voltage divide rule

#### The impedance of a noninverting op-amp

• The input impedance of a noninverting op-amp  $Z_i$ :

$$Z_{\rm i} = Z_{\rm in} \left( A_{\rm OL} \frac{R_{\rm 1}}{R_{\rm 1} + R_{\rm f}} + 1 \right)$$

 $Z_{i}$  - with feedback,  $Z_{in}$  -without feedback



*Figure 9.16 Input impedance of a noninverting op-amp* 

| Derive: $V_{in} = V_f + V_{diff}$                                                                         |                                                                                       |
|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| $= \frac{R_1}{R_1 + R_f} V_{\text{out}} + V_{\text{diff}}$                                                | $V_{\rm f} = V_{\rm out} \frac{R_{\rm 1}}{R_{\rm 1} + R_{\rm f}}$                     |
| $= \frac{R_1}{R_1 + R_f} A_{\rm OL} V_{\rm diff} + V_{\rm diff}$                                          | $A_{\rm OL} = \frac{V_{\rm out}}{V_{\rm diff}}, V_{\rm out} = A_{\rm OL}V_{\rm diff}$ |
| $= V_{\text{diff}} \left( \frac{R_1}{R_1 + R_f} A_{\text{OL}} + 1 \right)$                                |                                                                                       |
| $V_{\rm in} = I_{\rm in} Z_{\rm in} \left( \frac{R_1}{R_1 + R_f} A_{\rm OL} + 1 \right)$                  | $V_{\rm diff} = I_{\rm in} Z_{\rm in}$                                                |
| $\frac{V_{\rm in}}{I_{\rm in}} = Z_{\rm in} \left( \frac{R_1}{R_1 + R_f} A_{\rm OL} + 1 \right)$          | $$ $I_{in}$ both sides                                                                |
| $\therefore Z_{i} = \frac{V_{in}}{I_{in}} = Z_{in} \left( \frac{R_{1}}{R_{1} + R_{f}} A_{OL} + 1 \right)$ |                                                                                       |

• The output impedance of a noninverting op-amp  $Z_0$ :

$$Z_{o} = \frac{Z_{out}}{1 + A_{OL} \frac{R_{1}}{R_{1} + R_{f}}}$$

 $Z_{o}$  – with feedback,  $Z_{out}$  – without feedback

It is the same as the output impedance of an inverting op-amp.

#### Characteristics of a noninverting op-amp:

• Closed-loop voltage gain is positive, indicating that the output is in phase with the input signal.

$$A_{\rm CL} = 1 + \frac{R_{\rm f}}{R_{\rm l}}$$



Figure 9.17 Phase relation

• The noninverting amp has a gain higher than 1, meaning that the output signal is amplified.

**Example:** Determine the output voltage, input and output impedance for the circuit shown in Figure 9.15, if  $V_{\rm in}$  is 50 mV,  $R_{\rm 1}$  is 3 k $\Omega$ ,  $R_{\rm f}$  is 50 k $\Omega$ ,  $A_{\rm OL}$  is 150,000,  $Z_{\rm in}$  is 1.5 M $\Omega$ , and  $Z_{\rm out}$  is 50  $\Omega$ .

- Given:  $V_{\text{in}} = 50 \text{ mV}$ ,  $R_1 = 3 \text{ k}\Omega$ ,  $R_f = 50 \text{ k}\Omega$ ,  $A_{\text{OL}} = 150,000$ ,  $Z_{\text{in}} = 1.5 \text{ M}\Omega$  and  $Z_{\text{out}} = 50 \Omega$ .
- Find:  $V_{out}$ ,  $Z_i$ , and  $Z_o$
- Solution:

$$V_{out}: V_{out} = A_{CL}V_{in} = (1 + \frac{R_{f}}{R_{1}}V_{in}) \qquad A_{CL} = \frac{V_{out}}{V_{in}}, A_{CL} = 1 + \frac{R_{f}}{R_{1}}$$
$$= (1 + \frac{50 \text{ k}\Omega}{3 \text{ k}\Omega}) (50 \text{ mV}) \approx 883.3 \text{ mV}$$
$$Z_{i}: \quad Z_{i} = (A_{OL}\frac{R_{1}}{R_{1} + R_{f}} + 1) Z_{in}$$
$$= (150,000 \frac{3 \text{ k}\Omega}{3 \text{ k}\Omega + 50 \text{ k}\Omega} + 1) 1.5 \text{ M}\Omega$$
$$\approx 12737.35 \text{ M}\Omega \approx 12.74 \text{ G}\Omega \qquad \text{Mega: } 10^{\circ};\text{Giga: } 10^{\circ}$$
$$Z_{o} = \frac{Z_{out}}{1 + A_{OL}\frac{R_{1}}{R_{1} + R_{f}}} = \frac{50 \Omega}{1 + 150,000 \frac{3 \text{ k}\Omega}{3 \text{ k}\Omega + 50 \text{ k}\Omega}}$$
$$\approx 0.005888 \Omega \approx 5.9 \text{ m}\Omega \qquad \text{Milli: } 10^{-3}$$
Op-amp: high input impedance and low output impedance.

# 9.2.3 Op-amp

#### Introduction to voltage follower op-amp

• Voltage follower op-amp (buffer, unity gain amplifier, isolation amplifier): an op-amp circuit configuration that has a gain of 1.

Voltage follower op-amp circuit:



Figure 9.18 Voltage follower

The closed-loop voltage gain of a voltage follower:

 $A_{CL} = 1$ Derive:  $V_{in(-)} = V_{in(+)} = V_{out}$  $A_{CL} = \frac{V_{out}}{V_{in}} = 1$  $V_{in(-)} = V_{in(+)} = V_{in}$ 

## The impedance of a voltage follower

• The input impedance of a voltage follower  $Z_i$ :  $Z_i = Z_{in}(A_{OL} + 1)$ Derive: recall the input impedance of a noninverting op-amp is

$$Z_{i} = Z_{in} \left( A_{OL} \frac{R_{1}}{R_{1} + R_{f}} + 1 \right)$$

A voltage follower is a special case of the noninverting op-amp with  $R_f = 0$  (short circuit), and  $R_1$  is removed (open circuit).

$$Z_{i} = Z_{in} \left( A_{OL} \frac{R_{1}}{R_{1} + 0} + 1 \right)$$

$$\therefore Z_{i} = Z_{in} \left( A_{OL} + 1 \right)$$

$$V_{in} = V_{in} V_{out}$$

Figure 9.19 Derive the voltage follower

• The output impedance of a voltage follower  $Z_0$ :

$$Z_{o} = A_{OL} \frac{Z_{out}}{1 + A_{OL}}$$

Derive: recall the input impedance of a noninverting op-amp is

$$Z_{o} = \frac{Z_{out}}{1 + A_{OL} \frac{R_{1}}{R_{1} + R_{f}}}$$

#### Characteristics of a voltage follower

- The output of the voltage follower "follows" the input signal (output voltage is  $A_{\rm CL} = \frac{V_{\rm out}}{V} = 1$ equal to the input voltage).  $V_{in} = V_{out}$
- A voltage follower is a special case of the noninverting amplifier with the feedback resistor  $R_{\rm f} = 0$  (a short circuit) and input resistor  $R_{\rm in} = \infty$  (open circuit).
- The high input and low output impedances of the voltage follower make it a good "buffer" between two circuits.
  - The voltage follower has a very high input impedance that will ensure maximum current is provided by the source (the op-amp takes less current from the input).
  - The voltage follower has a very low output impedance that will make all the voltage available at the output (it does not cause a loading effect).

Example: Determine the output voltage, and input and output impedance for the circuit shown in Figure 9.18, if  $V_{in}$  is 50 mV,  $A_{OL}$  is 150,000,  $Z_{in}$  is 1.5 M $\Omega$  and  $Z_{out}$ is 50 Ω.

- Given:  $V_{\text{in}} = 50 \text{ mV}$ ,  $A_{\text{OL}} = 150,000$ ,  $Z_{\text{in}} = 1.5 \text{ M}\Omega$ , and  $Z_{\text{out}} = 50 \Omega$ . Find:  $V_{\text{out}}$ ,  $Z_{\text{i}}$ , and  $Z_{\text{o}}$ . •
- •
- Solution: •

 $V_{out}: V_{out} = A_{CL}V_{in} = (1)(V_{in}) = (1) (50 \text{ mV}) = 50 \text{ mV} \qquad A_{CL} = Z_{in} = Z_{in} (A_{OL} + 1) = 1.5 \text{ M}\Omega (150,000 + 1) \approx 225,002 \text{ M}\Omega \approx 225 \text{ G}\Omega$  $A_{\rm CL} = 1$ **Z**<sub>i</sub>: Z<sub>o</sub> =  $\frac{Z_{out}}{1 + A_{out}} = \frac{50 \Omega}{1 + 150,000} \approx 0.000333\Omega = 333 \mu\Omega$  Micro(μ): 10<sup>-6</sup>

|                            | Noninverting<br>op-amp                                                                                                                                                                                                    | Inverting op-amp                                                                                                                                             | Voltage follower                                                                                                 |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Circuit                    |                                                                                                                                                                                                                           |                                                                                                                                                              | Vin Vout                                                                                                         |
|                            | Input $\rightarrow$ (+)                                                                                                                                                                                                   | Input $\rightarrow$ (–)                                                                                                                                      |                                                                                                                  |
| Formulas                   | $A_{\rm CL} = 1 + \frac{R_{\rm f}}{R_{\rm 1}}$ $Z_{\rm i} = Z_{\rm in} (A_{\rm OL} \frac{R_{\rm 1}}{R_{\rm 1} + R_{\rm f}} + 1)$ $Z_{\rm o} = \frac{Z_{\rm out}}{1 + A_{\rm OL} \frac{R_{\rm 1}}{R_{\rm 1} + R_{\rm f}}}$ | $A_{\rm CL} = -\frac{R_{\rm f}}{R_{\rm 1}}$ $Z_{\rm i} = R_{\rm 1}$ $Z_{\rm o} = \frac{Z_{\rm out}}{1 + A_{\rm OL} \frac{R_{\rm 1}}{R_{\rm 1} + R_{\rm f}}}$ | $A_{\rm CL} = 1$<br>$Z_{\rm i} = Z_{\rm in}(A_{\rm OL} + 1)$<br>$Z_{\rm o} = \frac{Z_{\rm out}}{1 + A_{\rm OL}}$ |
| Phase<br>relation-<br>ship | The input and output signals are in phase.                                                                                                                                                                                | The input and output signals are out of phase.                                                                                                               | The output "follows" the input signal.                                                                           |

Table 9.3 Basic op-amp circuits

# 9.2.4 Terminologies of op-amps

# Glossary of op-amp key terms

- Differential input voltage ( $V_{\text{diff}}$ ):the maximum voltage that can be applied to two input terminals of an op-amp without damaging it.
- Open-loop voltage gain  $(A_{OL})$ : the voltage gain of the op-amp when no feedback is applied to the circuit (open-loop format).



Figure 9.20 Open-loop voltage gain

 $A_{\rm OL}$  is determined by the internal component values and datasheet values.

#### 230 Understandable electronic devices

• Closed-loop voltage gain  $(A_{CL})$ : the voltage gain of the op-amp when negative feedback is applied to the circuit (closed-loop format).



Figure 9.21 Closed-loop voltage gain

 $A_{\rm CL}$  is determined by the external component values and can be controlled by external components.

- Input impedance (Z<sub>in</sub>): the impedance viewed (seen) from the input terminal of the op-amp.
  - Common-mode input impedance: the input impedance of each input of an op-amp with respect to ground.
  - Differential input impedance: the total impedance between two inputs of an op-amp.



Figure 9.22 Differential input impedance

- Output impedance  $(Z_{out})$ : the impedance viewed from the output terminal of an op-amp.
- Peak-to-peak output voltage swing: the maximum peak-to-peak output voltage that an op-amp physically provides at its output without waveform clipping.
- Common-mode voltage range (CMVR) or input voltage range (IVR): a range of input voltages that produces in the proper operation of an op-amp.
- Common-mode signals (noise): an identical signal that appears on both inputs of an op-amp.
- Common-mode gain (A<sub>CM</sub>): the voltage gain for the common-mode signals between the two inputs of an op-amp.
- Common-mode rejection: the ability of an op-amp to eliminate common-mode signals to both inputs.

An unwanted signal that appears on inputs will not appear on the outputs.

 Common-mode rejection ratio (CMRR): the measure of the ability of an opamp to eliminate common-mode signals (noise). It is the ratio of the open-loop gain (or differential gain) to the common-mode gain. Higher CMRR is better.

- Calculate CMRR: CMRR =  $\frac{\text{open-loop gain}}{\text{common-mode gain}} = \frac{A_{\text{OL}}}{A_{\text{CM}}}$  $\text{CMRR} = 20 \log \left(\frac{A_{\text{OL}}}{A}\right)$ CMRR in dB: \_
- Slew rate: the maximum rate of change in the output of an op-amp caused by a • step change (such as 1V) on the input(per unit of time).
- Input offset voltage  $(V_{re})$ : the DC voltage applied to the input of an op-amp that makes the output voltage exactly zero.

  - Ideal op-amp:  $V_{in} = 0 \rightarrow V_{out} = 0$  Practical op-amp:  $V_{in} = 0 \rightarrow V_{out} \neq 0$  (it drifts with temperature,  $\mathcal{P} \rightarrow \mathcal{V}_{os}$ ) When the inputs are grounded, ideally the output of the op-amp should be at zero, but practically it is not zero. To make this output voltage zero, a small amount of input offset voltage is required.

Many op-amps have pins available for an offset null that can effectively apply  $V_{os}$  to ensure that the offset is removed from the output.



Figure 9.23 Offset null

- Input offset current  $(I_{OS})$ : a difference in the input current that flows in or out of • each of the input pins of an op-amp even if the output voltage is exactly zero.

  - Ideal op-amp:  $I_{\text{in}(+)} = I_{\text{in}(-)} = 0 \rightarrow I_{\text{in}(+)} I_{\text{in}(-)} = 0$  Practical op-amp:  $I_{\text{in}(+)} \neq I_{\text{in}(-)} \neq 0 \rightarrow I_{\text{in}(+)} I_{\text{in}(-)} \neq 0$



Figure 9.24 Input currents

Input bias current  $(I_{inB})$ : the DC current required by two input terminals of an • op-amp with the output at a specified level (to properly operate the first stage). It is defined as the average of the two input currents.

$$I_{\text{in B}} = \frac{I_{\text{in}(+)} + I_{\text{in}(-)}}{2}$$

#### 232 Understandable electronic devices

- Bias current compensation in a voltage follower: add a resistor  $(R_{comp})$  equal to the source resistor  $(R_s)$  in the feedback path  $(R_{comp} = R_s)$ .
- Bias current compensation in an inverting or noninverting op-amp: add a resistor  $(R_{comp})$  equal to the input resistor  $(R_{in})$  in parallel with the feedback resistor  $(R_{f})$  in the input path  $(R_{comp} = R_{in} \setminus R_{f})$ .



Figure 9.25 Bias current compensation

• Op-amp frequency response: the change in gain of an op-amp to respond to a change in the frequency of the input signal.

# 9.3 Basic op-amp circuits

# 9.3.1 Summing amplifier

#### Introduction to summing amplifier

- Summing amplifier (adder): an op-amp circuit configuration which can be used to sum signals (as the name suggests). It can combine two or more input signals to a single output.
- Summing amplifier circuit:



Figure 9.26 Summing amplifier

## The output voltage of a summing amplifier

• Output voltage:  $V_{out} = -\left(\frac{V_{in1}}{R_1} + \frac{V_{in2}}{R_2} + \frac{V_{in3}}{R_3}...\right) R_f$ Derive:  $I_f = I_1 + I_2 + I_3 + ...$   $V_{out} = -I_f R_f = -(I_1 + I_2 + I_3 + ...) R_f$   $= -\left(\frac{V_{in1}}{R_1} + \frac{V_{in2}}{R_2} + \frac{V_{in3}}{R_2}...\right) R_f$  $I = \frac{V}{R}$ 

#### Characteristics of a summing amplifier

- The summing amplifier uses an inverting amplifier configuration, and the non inverting input terminal is connected to ground.
- Closed-loop voltage gain is negative, indicating that the output will be out of phase with the applied input signal.
- If the resistors,  $R_1$ ,  $R_2$ ,  $R_3$ ,  $R_4$ , etc. are all equal, a summing amplifier will have a unity gain.

If  $R_1 = R_2 = R_3 = \dots = R_f$ :  $V_{out} = -(V_{in1} + V_{in2} + V_{in3} + \dots)R_f$ 

• If the resistors  $R_1$ ,  $R_2$ ,  $R_3$ , etc. are of different values, a summing amplifier will output a weighted  $(\frac{R_f}{R_1}, \frac{R_f}{R_2}, \text{etc.})$  sum of the input signals (a scaling adder).

**Example:** Determine the output voltage for the circuit shown in Figure 9.27, if  $R_1$  is 3 k $\Omega$ ,  $R_2$  is 1.5 k $\Omega$   $R_3$  is 2 k $\Omega$ ,  $R_f$  is 20 k $\Omega$ ,  $V_{in1}$  is 3 mV,  $V_{in2}$  is 2 mV, and  $V_{in3}$  is 4 mV.

- Given:  $R_1 = 3 \text{ k}\Omega$ ,  $R_2 = 1.5 \text{ k}\Omega$ ,  $R_3 = 2 \text{ k}\Omega$ ,  $R_f = 20 \text{ k}\Omega$ ,  $V_{in1} = 3 \text{ mV}$ ,  $V_{in2} = 2 \text{ mV}$ , and  $V_{in3} = 4 \text{ mV}$ .
- Find: V<sub>out</sub>

Solution: 
$$V_{\text{out}} = -\left(\frac{V_{\text{in1}}}{R_1} + \frac{V_{\text{in2}}}{R_2} + \frac{V_{\text{in3}}}{R_3}\right) R_{\text{f}}$$
  
=  $-\left(\frac{3 \text{ mV}}{3 \text{ k}\Omega} + \frac{4 \text{ mV}}{1.5 \text{ k}\Omega} + \frac{4 \text{ mV}}{2 \text{ k}\Omega}\right) 20 \text{ k}\Omega \approx -86.7 \text{ mV}$ 



Figure 9.27 Summing amplifier – an example

# 9.3.2 Difference amplifier

#### Introduction to difference amplifier

• Difference amplifier (subtractor): an op-amp circuit configuration which amplifies the difference between two input signals but reject signals that are common to both inputs. • Difference amplifier circuit:



Figure 9.28 Difference amplifier

## Characteristics of a difference amplifier

- The difference amplifier is a combination of both inverting and noninverting amplifiers. It has two inputs and one output. Input  $\rightarrow$  (-) and (+)
- Difference amplifiers are used mainly to reject noise. Any signal common to both inputs (common-mode noise) will be automatically canceled out.
   Common mode signals (noise): an identical signal that appears on both inputs of an op-amp.
- Difference amplifiers have high differential voltage gain (open-loop gain) and very low common mode gain–CMRR is high.

 $CMRR \quad \uparrow \uparrow = \frac{\text{open-loop gain } \uparrow}{\text{common-mode gain } \downarrow}$ 

#### The output voltage of a difference amplifier

If  $R_1 = R_3$  and  $R_2 = R_4$ : The output voltage:  $V_{\text{out}} = (V_{\text{in}2} - V_{\text{in}1}) \frac{R_2}{R_1}$ 

•

Derive: If 
$$V_{in2} = 0$$
,  $V_{out1} = -V_{in1} \frac{R_2}{R_1}$   
- If  $V_{in1} = 0$ ,  $V_{R4} = V_{in(-)} = V_{out2} \frac{R_1}{R_1 + R_2}$  V<sub>in (-)</sub> = V<sub>in (+)</sub>  
 $V_{out2} = V_{R4} \frac{R_1 + R_2}{R_1}$  Solve for  $V_{out2}$   
 $V_{R4} = V_{in2} \frac{R_4}{R_3 + R_4}$   
 $V_{out2} = (V_{in2} \frac{R_4}{R_3 + R_4})(\frac{R_1 + R_2}{R_1})$  Substitute  $V_{R4} = V_{in2} \frac{R_4}{R_3 + R_4}$ 

$$- \text{ If } R_1 = R_3, R_2 = R_4:$$

$$V_{\text{out2}} = (V_{\text{in2}} \frac{R_4}{R_3 + R_4})(\frac{R_3 + R_4}{R_1})$$

$$= V_{\text{in2}} \frac{R_4}{R_1} = V_{\text{in2}} \frac{R_2}{R_1}$$

$$- \text{ If } V_{\text{in2}} \neq 0, V_{\text{out}} = V_{\text{out2}} + V_{\text{out1}} = V_{\text{in2}} \frac{R_2}{R_1} + (-V_{\text{in1}} \frac{R_2}{R_1})$$

$$V_{\text{out1}} = -V_{\text{in1}} \frac{R_2}{R_1}$$

$$\therefore V_{\text{out}} = (V_{\text{in2}} - V_{\text{in1}}) \frac{R_2}{R_1}$$
Factor out  $\frac{R_2}{R_1}$ 

$$\text{If } R_1 = R_2:$$
The output voltage:  $V_{\text{out}} = V_{\text{in2}} - V_{\text{in1}}$ 

$$V_{\text{out}} = (V_{\text{in2}} - V_{\text{in1}}) \frac{R_2}{R_1}$$

**Example:** Determine the output voltage for the difference amplifier circuit shown in Figure 9.28, if  $R_1$  is 1.5 k $\Omega$ ,  $R_2$  is 2 k $\Omega$ ,  $V_{in1}$  is 2 mV, and  $V_{in2}$  is 4 mV.

Figure 9.28, if  $R_1$  is 1.5 k $\Omega$ ,  $R_2$  is 2 k $\Omega$ ,  $V_{in1}$  is 2 mV, and  $V_{in2}$  is 4 mV. • Given:  $R_1 = 1.5$  k $\Omega$ ,  $R_2 = 2$  k $\Omega$ ,  $V_{in1} = 2$  mV, and  $V_{in2} = 4$ mV. • Find:  $V_{out}$ • Solution:  $V_{out} = (V_{in2} - V_{in1}) \frac{R_2}{R_1} = (4 \text{ mV} - 2\text{mV}) \frac{2 \text{ k}\Omega}{1.5 \text{ k}\Omega} \approx 2.7 \text{mV}$ 

## 9.3.3 *Op-amp differentiator*

.

#### Introduction to op-amp differentiator

• Op-amp differentiator: an op-amp circuit configuration whose output voltage is proportional to differentiation of input voltage (output is directly proportional to the input voltage's rate of change with respect to time).

The op-amp differentiator simulates the mathematical operation of differentiation.

• Op-amp differentiator circuit:



Figure 9.29 Op-amp differentiator

#### Characteristics of a differentiator

An op-amp differentiator is basically an inverting amplifier in which a resistor provides negative feedback and a capacitor at its input side.
 By replacing the input resistor R<sub>1</sub> in the inverting amplifier with a capacitor C, we obtain a differentiator.



*Figure 9.30 Inverting op-amp* 

- An op-amp differentiator produces a constant output voltage for a steadily changing input voltage.
- Differentiators are commonly used to operate on triangular and rectangular input signals. The output waveform will be changed and whose shape is dependant upon the RC time constant of the differentiator.
- If a triangular input signal (or sawtooth wave) is applied to a differentiator, the output will be changed to a square wave. (An op-amp differentiator performs the mathematical operation of differentiation.)



Such as if  $V_{in} = 5 t$  $V_{out} = \frac{dV_{in}}{dt} = \frac{d(5t)}{dt} = 5$ 



Figure 9.32 An example

#### The output voltage of a differentiating amplifier

$$V_{\text{out}} = -R_{\text{f}}C \frac{\Delta V_{\text{in}}}{\Delta t} \text{ or } V_{\text{out}} = -R_{\text{f}}C \frac{dV_{\text{in}}}{dt}$$

 $R_{\rm f}C$  - time constant of the RC circuit

An example of the input voltage's rate of change with respect to time:  

$$\frac{\Delta V_{in}}{\Delta t} = \frac{4 \text{ mV} - 3 \text{ mV}}{3 \text{ ms} - 2 \text{ ms}} = 1 \text{ mV/ms}$$
Derive  $V_{out} = R_f C \frac{\Delta V_{in}}{\Delta t}$ :  
 $V_{out} = -I_f R_f = -I_C R_f$   $I_C = I_f$   
 $= -(C \frac{\Delta V_C}{\Delta t}) R_f = -(C \frac{\Delta V_{in}}{\Delta t}) R_f$   $I_C = C \frac{\Delta V_{in}}{\Delta t}, V_C = V_{in}$   
 $\therefore V_{out} = -R_f C \frac{\Delta V_{in}}{\Delta t}$ 

The minus sign (-) indicates a 180° phase shift (the input signal is connected to the inverting input).

Example: Determine the output voltage for the differentiator shown in Figure 9.29, if  $R_{\rm f}$  is 3.5 k $\Omega$ , C is 0.003  $\mu$ F, and  $V_{\rm in}$  is a triangular input signal rating from -8 V to +8V at 12 µs.

- $R_{f} = 3.5 \text{ k}\Omega, C = 0.003 \text{ }\mu\text{F}, V_{in} = -8\text{V} \text{ to } +8\text{V}, \Delta t = 12 \text{ }\mu\text{s}.$ Given:
- Find: .

• Find: 
$$V_{out}$$
  
• Solution:  $\Delta V_{in} = 8 \text{ V} - (-8 \text{ V}) = 16 \text{ V}$ 

$$V_{\text{out}} = -R_{\text{f}}C\frac{\Delta V_{\text{in}}}{\Delta t}$$
  
= -(3.5 kΩ)(0.003 µF)  $\frac{16 \text{ V}}{12 \text{ µs}}$  = -0.014 KV = -**14 V** Kilo: 10<sup>3</sup>

The output voltage is a square wave rating from -14 V to +14V



*Figure 9.33(b)* Output wave

#### 9.3.4 **Op-amp** integrator

#### Introduction to op-amp integrator

Op-amp integrator: an op-amp circuit configuration whose output voltage is • proportional to the integral of input voltage. (Output is directly proportional to the input voltage integrated over time.)

The op-amp integrator simulates the mathematical operation of integration.

• Op-amp integrator circuit:



*Figure 9.34 Op-amp integrator* 

#### Characteristics of an op-amp integrator



*Figure 9.35 Inverting amplifier* 

- An op-amp integrator is basically an inverting amplifier in which a capacitor provides negative feedback and a resistor at its input side. By replacing the feedback resistor *R*<sub>r</sub> in the inverting amplifier with a capacitor C, we obtain an integrator.
- An op-amp integrator produces an output that is proportional to the total area (amplitude times time) included under the waveform.
- If a square wave input signal is applied to an integrator, the output will be changed to a triangular wave.



*Figure 9.36 A triangular wave* 



*Figure 9.37(a) Square wave* 

Figure 9.37(b) Sawtooth wave

## Rate of change of the output voltage of an integrator

$$\frac{\Delta V_{\text{out}}}{\Delta t} = -\frac{V_{\text{in}}}{R_{\text{in}}C}$$
  
Derive:  $I_{\text{in}} = I_{\text{C}}$ 

$$I_{in} = \frac{V_{in}}{R_{in}}$$

$$I_{c} = -C \frac{\Delta V_{c}}{\Delta t} = -C \frac{\Delta V_{out}}{\Delta t}$$

$$V_{out} = V_{c}$$
or
$$I_{c} = -C \frac{dV_{out}}{dt}$$

$$\frac{V_{in}}{R_{in}} = -C \frac{\Delta V_{out}}{\Delta t}$$

$$\frac{V_{in}}{R_{in}} = I_{in} = I_{c} = -C \frac{\Delta V_{out}}{\Delta t}$$

$$\therefore \frac{\Delta V_{out}}{\Delta t} = -\frac{V_{in}}{R_{in}C}$$

**Example:** Determine the rate of change of the output voltage and the waveform for the integrator shown in Figure 9.34, if  $R_{in}$  is 8 k $\Omega$ , C is 0.03  $\mu$ F, and  $V_{in}$  is a square wave input signal rating from – 5V to +5V at 500  $\mu$ s (the wave width). Assume that the voltage across the capacitor is initially zero.

- Given:  $R_{in} = 8 k\Omega, C = 0.03 \mu F, V_{in} = -5 V \text{ to } +5V, \Delta t = 500 \mu s.$
- Find:  $\Delta \tilde{V}_{out}$
- Solution:

The rate of change of the output voltage:

- When 
$$V_{in} = +5V$$
:  $\frac{\Delta V_{out}}{\Delta t} = -\frac{V_{in}}{R_{in}C} = -\frac{5 V}{(8 k\Omega)(0.03 \mu F)}$   
=  $-\frac{5 V}{(8000 \Omega)(0.00000003 F)}$   
≈ -20,833 V/s = -20.833 kV/s Kilo: 10<sup>3</sup>  
≈ -21 mV/ µs Milli: 10<sup>-3</sup>; Micro: 10<sup>-6</sup>  
For  $\Delta t = 500 \mu s$ ,  $\Delta V_{out} \approx (\Delta t) (-21 \text{ mV/µs})$   
= (500 µs) (-21 mV/µs) = -10,500 mV = -10.5V  
- When  $V_{in} = -5V$ :  $\frac{\Delta V_{out}}{\Delta t} = -\frac{V_{in}}{R_{in}C} = -\frac{-5 V}{(8 k\Omega)(0.03 \mu F)} =$   
 $-\frac{-5 V}{(8000 \Omega)(0.00000003 F)}$   
≈ 20,833 V/s = 20.833 kV/s ≈ 21 mV/µs  
 $\Delta V_{out} = (\Delta t) (21 \text{ mV/µs}) = 10,500 \text{ mV} = 10.5V$   
The waveform:  
- When  $V_{in} = 0 \rightarrow V_{out} = 0$   
- When  $V_{in} = +5 \text{ V} \rightarrow \text{ capacitor charging } \rightarrow V_{out} = \uparrow$ 

 $v_{out} = 1$ (-10.5 V  $\rightarrow$  a negative going ramp) - When  $V_{in} = -5 \text{ V} \rightarrow \text{capacitor discharging} \rightarrow V_{out} = \downarrow$ (+10.5 V  $\rightarrow$  a positive going ramp)



Figure 9.38 (a) Input wave / (b) Output wave

#### The output voltage of an integrator

$$V_{out} = \frac{-1}{RC} \int v_{in} dt$$
  
Derive:  $\frac{\Delta V_{out}}{\Delta t} = -\frac{V_{in}}{R_{in}C}$   
 $\Delta V_{out} = -\frac{V_{in}}{R_{in}C} \Delta t$   
or  $dV_{out} = -\frac{V_{in}}{R_{in}C} dt$ ,  $V_{out} = \frac{-1}{R_{in}C} \int v_{in} dt$  Integrating both sides

#### 9.3.5 Op-amp comparator

#### Introduction to comparator

- Op-amp comparator (voltage-level detector): an op-amp circuit configuration compares two input voltages ( $V_{in}$  and  $V_{ref}$ ) and determines which is larger.
- Op-amp comparator circuit:





Figure 9.39 Comparator

- Compare voltages:
  - Any input voltage  $V_{in}$  above the reference voltage  $V_{ref}$  will produce a positive saturated output  $(+V_{CC})$ .
    - If  $V_{\rm in} > V_{\rm ref}$ :  $V_{\rm out} = +V_{\rm CC}$

- Any input voltage  $V_{in}$  below the reference voltage  $V_{ref}$  will produce a negative saturated output  $(-V_{CC})$ .  $V_{\text{out}} = -V_{\text{CC}}$ If  $V_{in} \leq V_{ref}$ :
- A comparator used in an analog-to-digital conversion:

A comparison of the two voltage levels  $V_{in}$  and  $V_{ref}$  can determine the digital output state, either a "1" or a "0."

- From  $t_0$  to  $t_1$ : From  $t_1$  to  $t_2$ : From  $t_1$  to  $t_2$ : From  $t_2$  to  $t_3$ : From  $t_3$ : From  $t_2$  to  $t_3$ : From  $t_3$ :
- ... ...

•



Figure 9.40 Analog to digital conversion

### Summary

#### **Operational amplifiers (op-amps)**

- Operational amplifier (op-amp): an integrated circuit (IC) that operates as a voltage amplifier to amplify weak electric signals. It is a voltage-controlled amplifier with very high gain.
- **Op-amp inputs:** •
  - Inverting input: the terminals labeled with the "+"
  - Noninverting input: the terminals labeled with the "-"

| Op Amp              | A <sub>v</sub>            | $Z_{in}$                   | Z <sub>out</sub>     | BW               | Circuit                                   |
|---------------------|---------------------------|----------------------------|----------------------|------------------|-------------------------------------------|
| Idea<br>op-amp      | $A_{\rm V} = \infty$      | $Z_{\rm in} = \infty$      | $Z_{\rm out} = 0$    | $BW = \infty$    | $Z_{m} = 00$<br>$Z_{m} = 00$<br>$-V_{CC}$ |
| Practical<br>op-amp | A <sub>v</sub> is<br>high | Z <sub>in</sub> is<br>high | $Z_{\rm out}$ is low | BW is<br>limited |                                           |

#### The golden rules of op-amps

For an op-amp with external negative feedback:

- The current rule: no current flows into the two inputs of the op-amp.
- $I_{\rm in} = 0$
- The voltage rule: the potential difference between two inputs is zero in an opamp circuit with negative feedback.  $V_{in(-)} = V_{in(+)}$

## Negative feedback

- Feedback: the process when all or a portion of the output signal is used as an input. It produces a path from the output back to the input.
- Positive feedback: when the occurrence of a reaction that enhances or amplifies the original action.
  - The output is connected to the noninverting input  $V_{in(+)}$ .
  - The fed-back signal is in phase with the input signal.
- Negative feedback: when the occurrence of a reaction reduces the original action and brings the system back to a stable state.
  - The output is connected to the inverting input  $V_{in(-)}$ .
  - The fed-back signal is out of phase with the input signal.

## Negative feedback in op-amp

$$\begin{array}{ccc} V_{\mathrm{out}} \downarrow & \rightarrow V_{\mathrm{in}\,(-)} \downarrow & \rightarrow (V_{\mathrm{in}\,(+)} - V_{\mathrm{in}\,(-)}) \uparrow \\ V_{\mathrm{out}} \uparrow & & & \\ \end{array}$$

| Table 9.5 | Input signal | modes |
|-----------|--------------|-------|
|-----------|--------------|-------|

| Single-ended input                                                                                                                                                                                                                                                           | Double-ended input<br>(differential input)                                                                                                 | Common-mode input                                                                                                                                                    |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                                                                                                                              |                                                                                                                                            | ~ - rv                                                                                                                                                               |  |
| <ul> <li>The input signal is applied to one of the inputs.</li> <li>If the input is applied to the inverting input, the input and output signals are out of phase.</li> <li>If input is applied to noninverting input, the input and output signals are in phase.</li> </ul> | <ul> <li>Apply two opposite polarity signals to two inputs.</li> <li>The output signal is a superimposing of two input signals.</li> </ul> | <ul> <li>Two identical signals (noise) appear<br/>on both inputs.</li> <li>In an ideal op-<br/>amp, the common-<br/>mode signal will<br/>be canceled out.</li> </ul> |  |

#### Table 9.6 Basic op-amp circuits

|                       | Noninverting op-amp                                                                                                                                                                                               | Inverting op-amp                                                                                                                                                                        | Voltage follower                                                                                           |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| Circuit               | $\begin{array}{c} R_{1} \\ R_{2} \\ R_{3} \\ V_{in} \\ V_{in} \\ V_{in} \end{array} $                                                                                                                             |                                                                                                                                                                                         | V <sub>in</sub>                                                                                            |
| Formulas              | $A_{\rm CL} = 1 + \frac{R_{\rm f}}{R}$ $Z_{\rm i} = Z_{\rm in} (A_{\rm OL} \frac{R_{\rm i}}{R_{\rm i} + R_{\rm f}} + 1)$ $Z_{\rm o} = \frac{Z_{\rm out}}{1 + A_{\rm OL} \frac{R_{\rm i}}{R_{\rm i} + R_{\rm f}}}$ | Input $\rightarrow$ (-)<br>$A_{\rm CL} = -\frac{R_{\rm f}}{R_{\rm 1}}$ $Z_{\rm i} = R_{\rm 1}$ $Z_{\rm o} = \frac{Z_{\rm out}}{1 + A_{\rm OL} \frac{R_{\rm 1}}{R_{\rm 1} + R_{\rm f}}}$ | $A_{\rm CL} = 1$ $Z_{\rm i} = Z_{\rm in}(A_{\rm OL} + 1)$ $Z_{\rm o} = \frac{Z_{\rm out}}{1 + A_{\rm OL}}$ |
| Phase<br>relationship | $\frac{1+A_{OL}}{R_1+R_f}$ The input and output signals are in phase.                                                                                                                                             | The input and output signals are out of phase.                                                                                                                                          | The output "follows" the input signal.                                                                     |

#### 244 Understandable electronic devices

## Table 9.7Glossary of op-amp key terms

| Term                                                                | Definition                                                                                                                                                                                                                                                            |
|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Differential input voltage $(V_{\text{diff}})$                      | The maximum voltage that can be applied between two<br>input terminals of an op-amp without damaging it.                                                                                                                                                              |
| Open-loop voltage gain (A <sub>OL</sub> )                           | The voltage gain of the op-amp when no feedback is applied to the circuit.                                                                                                                                                                                            |
| Closed-loop voltage gain $(A_{_{\rm CL}})$                          | The voltage gain of the op-amp when negative feed-<br>back is applied to the circuit (closed-loop format).                                                                                                                                                            |
| Peak-to-peak output voltage<br>swing                                | The maximum peak-to-peak output voltage that an op-<br>amp physically provides at its output without wave-<br>form clipping.                                                                                                                                          |
| Common-mode voltage range<br>(CMVR) or input voltage<br>range (IVR) | A range of input voltages that produces in the proper<br>operation of the op-amp.                                                                                                                                                                                     |
| Common-mode gain $(A_{CM})$                                         | The voltage gain for the common-mode voltage (noise) between the two inputs of the op-amp.                                                                                                                                                                            |
| Common-mode signals (noise)                                         | An identical signal that appears on both inputs of an op-amp.                                                                                                                                                                                                         |
| Common-mode rejection                                               | The ability of the op-amp to eliminate common-mode signals to both inputs from the output.                                                                                                                                                                            |
| Common-mode rejection ratio<br>(CMRR)                               | The measure of the ability of the op-amp to eliminate<br>common-mode signals (noise).<br>- CMRR = $\frac{\text{open-loop gain}}{\text{common-mode gain}} = \frac{A_{\text{OL}}}{A_{\text{CM}}}$<br>- CMRR = 20 log $(\frac{A_{\text{OL}}}{A_{\text{CM}}})$            |
| Slew rate                                                           | The maximum rate of change in the output of an op-amp caused by a step change on the input (per unit of time).                                                                                                                                                        |
| Input offset voltage ( $V_{\rm os}$ )                               | The DC voltage applied to inputs of an op-amp that makes the output voltage exactly zero.                                                                                                                                                                             |
| Input offset current ( $I_{\rm OS}$ )                               | A difference in the input current that flows in or out of<br>each of the input pins of an op-amp even if the output<br>voltage is exactly zero.                                                                                                                       |
| Input bias current ( <i>I</i> <sub>inB</sub> )                      | The DC current required by two input terminals of the op-amp with the output at a specified level (to properly operate the first stage). It is defined as the average of the two input currents.<br>$I_{\text{in B}} = \frac{I_{\text{in}(+)} + I_{\text{in}(-)}}{2}$ |
| Op-amp frequency response                                           | The change in gain of an op-amp to respond to a change in the frequency of the input signal.                                                                                                                                                                          |

|                         | Circuit                                                                                                                                                       | Output voltage                                                                                                                                                                                             |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Summing<br>amplifier    | $V_{xx} \xrightarrow{I_n R_n} V_{xx} \xrightarrow{I_1 R_n} I_{\xi} \xrightarrow{R_{\xi}} V_{x^2} \xrightarrow{I_1 R_1} V_{x^2} \xrightarrow{I_1 R_1} V_{out}$ | $V_{\text{out}} = -\left(\frac{V_{\text{in1}}}{R_1} + \frac{V_{\text{in2}}}{R_2} + \frac{V_{\text{in3}}}{R_3} + \dots\right) R_{\text{f}}$                                                                 |
| Difference<br>amplifier | $V_{in1} \xrightarrow{R_1} V_{in2} \xrightarrow{R_3} R_4$                                                                                                     | $V_{\text{out}} = (V_{\text{in2}} - V_{\text{in1}}) \frac{R_2}{R_1}$                                                                                                                                       |
| Differentiator          |                                                                                                                                                               | $V_{\text{out}} = -R_{\text{F}}C \frac{\Delta V_{\text{in}}}{\Delta t}$<br>or $V_{\text{out}} = -R_{\text{F}}C \frac{dV_{\text{in}}}{dt}$                                                                  |
| Integrator              |                                                                                                                                                               | - Rate of change of the output<br>voltage:<br>$\frac{\Delta V_{\text{out}}}{\Delta t} = -\frac{V_{\text{in}}}{R_{\text{in}}C}$ - Output voltage:<br>$V_{\text{out}} = \frac{-1}{RC} \int V_{\text{in}} dt$ |
| Comparator              | $V_{in}$ $V_{cc}$ $V_{out}$                                                                                                                                   | If $V_{in} > V_{ref}$ : $V_{out} = +V_{CC}$<br>If $V_{in} < V_{ref}$ : $V_{out} = -V_{CC}$                                                                                                                 |

 Table 9.8
 Basic op-amp circuits

## Self-test

#### 9.1

- 1. For an op-amp with external ( ) feedback, no current flows into the two inputs of the op-amp.
- 2. The potential difference between two inputs is ( ) in an op-amp circuit with negative feedback.
- **3.** ( ) feedback can limit saturation and reduce distortion and noise.
- The op-amp exhibits three modes of operation based on the kind of (
   ).
- 5. If the input is applied to ( ) input, the input and output signals are out of phase.
- 6. Double-ended input amplifies the ( ) between both signals. The resultant output signal is a superimposing of two input signals.

9.2

- Inverting op-amp is an op-amp circuit which inverting input (-) receives the input signal and feedback from the output of the op-amp. It has ( )-phase output with respect to the input.
- 8. Determine the output voltage, input and output impedance for the circuit shown in Figure 9.41, if  $V_{\rm in}$  is 40 mV,  $R_{\rm 1}$  is 1 k $\Omega$ ,  $R_{\rm f}$  is 40 k $\Omega$ ,  $Z_{\rm out}$  is 60  $\Omega$ , and  $A_{\rm OL}$  is 130,000.



Figure 9.41 Ch 9: No. 8, self-test

9. Determine the output voltage, and input and output impedance for the circuit shown in Figure 9.42, if  $V_{in}$  is 40 mV,  $R_1$  is 2 k $\Omega$ ,  $R_f$  is 40 k $\Omega$ ,  $A_{OL}$  is 130,000,  $Z_{in}$  is 1 M $\Omega$  and  $Z_{out}$  is 40  $\Omega$ .



Figure 9.42 Ch 9: No. 9, self-test

 The high input and low output impedances of the voltage follower make it a good "( )" between two circuits. 11. Determine the output voltage, and input and output impedance for the circuit shown in Figure 9.43, if  $V_{\rm in}$  is 30 mV,  $A_{\rm OL}$  is 120,000,  $Z_{\rm in}$  is 1.2 M $\Omega$ , and  $Z_{\rm out}$  is 30  $\Omega$ .



Figure 9.43 Ch 9: No. 11, self-test

- **12.** The peak-to-peak output voltage swing is the maximum peak-to-peak output voltage that an op-amp physically provides at its output without waveform ( ).
- 13. The common-mode gain is the voltage gain for the common-mode voltage between the two ( ) of an op-amp.
- 14. The slew rate is the maximum rate of change in the output of an op-amp caused by a ( ) change on the input.
- **15.** The input offset voltage is the DC voltage applied to inputs of an op-amp makes the output voltage exactly ( ).

9.3

- **16.** The summing amplifier uses an ( ) amplifier configuration, and the noninverting input terminal is connected to ground.
- 17. If the resistors,  $R_1, R_2, R_3, R_4$ , etc. are all equal, a summing amplifier will have a ( ) gain.
- **18.** Determine the output voltage for the circuit shown in Figure 9.44, if  $R_1$  is 4 k $\Omega$ ,  $R_2$  is 2 k $\Omega$ ,  $R_3$  is 3 k $\Omega$ ,  $R_f$  is 25 k $\Omega$ ,  $V_{in1}$  is 4 mV,  $V_{in2}$  is 3 mV, and  $V_{in3}$  is 5 mV.



Figure 9.44 Ch 9: No. 18, self-test

- **19.** Difference amplifiers are used mainly to reject ( ). Any signal common to both inputs will be automatically canceled out.
- **20.** Difference amplifiers have high differential ( ) gain and very low common-mode gain.
- **21.** Determine the output voltage for the difference amplifier circuit shown in Figure 9.45, if  $R_1$  is 2 k $\Omega$ ,  $R_2$  is 3 k $\Omega$ ,  $V_{in1}$  is 4mV, and  $V_{in2}$  is 5 mV.



Figure 9.45 Ch 9: No. 21, self-test

- **22.** An op-amp differentiator is basically an ( ) amplifier in which a resistor provides negative feedback and a capacitor at its input side.
- **23.** If a triangular input signal is applied to a differentiator, the output will be changed to a ( ) wave.
- 24. Determine the output voltage for the differentiator shown in Figure 9.46, if  $R_{\rm f}$  is 4 k $\Omega$ , C is 0.005  $\mu$ F, and  $V_{\rm in}$  is a triangular input signal rating from -10 V to +10 V at 15  $\mu$ s.



Figure 9.46 Ch 9: No. 24, self-test

- **25.** An op-amp integrator produces an output that is proportional to the total ( ) included under the waveform.
- **26.** If a square wave input signal is applied to an integrator, the output will be changed to a ( ) wave.
- 27. Determine the rate of change of the output voltage and the waveform for the integrator shown in Figure 9.47, if  $R_{in}$  is 10 k $\Omega$ , *C* is 0.04  $\mu$ F, and  $V_{in}$  is a square wave input signal rating from -8V to +8V at 600  $\mu$ s (the wave width). Assume that the voltage across the capacitor is initially zero.



Figure 9.47 Ch 9: No. 27, self-test

## Chapter 10

# Oscillators

## **Chapter outline**

| 10.1  | Introdu | ction to oscillators          |  |
|-------|---------|-------------------------------|--|
|       | 10.1.1  | Types of oscillators          |  |
|       |         | Feedback and LC oscillators   |  |
| 10.2  | LC osc  | illators                      |  |
|       | 10.2.1  | Armstrong oscillator          |  |
|       | 10.2.2  | Colpitts oscillator           |  |
|       | 10.2.3  | Hartley oscillator            |  |
|       | 10.2.4  | Cristal-controlled oscillator |  |
| 10.3  | RC osc  | illators                      |  |
| Sum   | mary    |                               |  |
| Self- | test    |                               |  |
|       |         |                               |  |

## **10.1 Introduction to oscillators**

## 10.1.1 Types of oscillators

#### Introduction to oscillators

- Oscillator: a device that produces a periodic sinusoidal signal or nonsinusoidal signal without an input AC signal (except a DC supply) as a source in signal generators.
- Oscillator vs. amplifier
  - Amplifier: an amplifier increases the strength of the input signal.
  - Oscillator: an oscillator generates a signal by itself without an input AC signal.



Figure 10.1 Oscillator vs. amplifier

#### 250 Understandable electronic devices

• Output waveforms of oscillators: different types of oscillators can produce different types of output shapes, such as sine waves, square waves, triangular waves, sawtooth waves, etc.



Figure 10.2 Oscillator waveforms

#### Feedback oscillators and relaxation oscillators

- There are two main types of oscillators: feedback oscillators and relaxation oscillators.
- Feedback oscillator (harmonic oscillators or linear oscillators): it is commonly used to generate sinusoidal waveforms.
- Relaxation oscillator: it is commonly used to generate nonsinusoidal waveforms including square waves, triangular waves, sawtooth waves, etc.

## The types of nonsinusoidal oscillators (relaxation oscillators)

- Square wave oscillator
- Sawtooth wave oscillator (ramp oscillator)
- Triangular wave oscillator
- ...... This book will only focus on sinusoidal oscillators.

## The types of sinusoidal oscillators (feedback oscillators)

- There are two types of feedback oscillators: RC (resistor-capacitor) feedback oscillators and LC (inductor-capacitor) feedback oscillators.
- RC oscillator: a sinusoidal oscillator where an RC feedback circuit is used to give the required positive feedback and generate low-frequency signals.
- LC oscillator: a sinusoidal oscillator where an LC tuned circuit (or tank circuit) is used to give the required positive feedback and generate high-frequency signals. The LC oscillators are not practical to use at low frequencies (< 1MHz) because as the frequency becomes small, the value of the inductor (L) becomes large, the physical size of the inductor becomes large (large value inductors are bulky and costly).  $f = \frac{1}{\sqrt{LC}}$

# The types of sinusoidal oscillators with RC feedback circuits (RC oscillators)

- Wien-bridge oscillator (a popular type of audio frequency oscillator)
- Phase-shift oscillator
- Twin-T oscillator

# The types of sinusoidal oscillators with LC feedback circuits (LC oscillators)

- Armstrong oscillator
- Colpitts oscillator
- Hartley oscillator They were named after their inventors.
- Cristal-controlled oscillator
- ..

#### Essential components in a sinusoidal oscillator:

- An amplifier: an amplifying device such as op-amp, bipolar junction transistor (BJT), or field-effect transistor (FET).
- A positive feedback circuit with a tuned or resonator circuit such as an LC circuit, or an RC circuit, etc.
   All oscillators use an amplifier with a positive feedback circuit and generate different operating frequencies.

## 10.1.2 Feedback and LC oscillators

#### Feedback

- There are two types of feedback: negative feedback and positive feedback
  - Negative feedback: a portion of the output is fed back to the input to reduce its output (the fed-back signal is out of phase with the input signal).



Figure 10.3 Negative feedback

 Positive feedback: a portion of the output is fed back to the input to boost its output (the fed-back signal is in phase with the input signal).



Figure 10.4 Positive feedback

## The basic principle of oscillation

- Oscillators convert a DC source into an alternating output waveform at the desired frequency.
- The oscillation can be formed through the electric energy charging/discharging or storing/releasing among the capacitor and inductor.
- An LC oscillator uses an amplifier and positive feedback with a tuned or resonator circuit whose output is fed back to the input in phase. Thus, the signal sustains itself.

## Parallel resonant circuit (tuned or tank circuit)

- Sinusoidal LC oscillators use a parallel LC resonant circuit to provide the oscillations.
- Resonance: the tendency to continue oscillating.
- Resonant circuit: the capacitor or inductor voltage/current in a resonant circuit could be much higher than the source voltage or current, a small input signal can produce a large output signal when resonance appears in a circuit.

## **Flywheel effect**

- Flywheel effect in an oscillator: the ability of a tuned circuit to operate continuously after the control stimulus has been removed.
- The flywheel effect is produced by interacting capacitor and inductor in the tuned circuit of an oscillator.
  - When the power switch (BJT or FET) is on, the amplifier starts to conduct, the capacitor starts charging.
  - After the capacitor is fully charged, the power switch is off, the capacitor discharges through the inductor.

When the capacitor gets discharged, the electric energy stored in the capacitor gets transferred in magnetic form to the inductor, and the inductor stores energy.

When the inductor starts to release energy, the capacitor gets charging again.
 When the switch is on: initial charging → C
 When the switch is off: C → discharges → L
 L releases energy to C





Figure 10.5b Oscillation

Figure 10.5a Tuned circuit

This process of energy transfer between capacitor and inductor generates an oscillation in the resonant circuit (or tuned or tank circuit).
 This tank circuit can serve as an energy storage reservoir.

#### **Damped oscillation**

• Damped oscillation: an oscillation in which the amplitude of the oscillating quantity reduces over a period of time.

The oscillator's amplitude continues to decrease with time.

• The cause of damped oscillations: there is small internal winding resistance in the inductor, or wires, etc. which dissipates energy over time.





Figure 10.6(a) R in the inductor

Figure 10.6(b) Damped oscillation

• To replace the lost energy: turn on the power switch (amplifier) and the capacitor begins to charge again.

#### The conditions required for sustained oscillation

- Requirements for sinusoidal oscillation (Barkhausen criteria): an oscillator requires an amplifier and a positive feedback circuit with the following conditions:
  - the overall closed-loop phase shift equal to 0.
  - the overall closed-loop gain equal to 1 (unit gain,  $A_y = 1$ ).
- If the gain is greater than 1, then eventually the output of the oscillator will become saturated.
  - $A_v > 1 \rightarrow \text{clipped}$
- If the gain is less than 1, the oscillations will eventually dampen out.  $A_v < 1 \rightarrow \text{die out}$

#### The initial condition for oscillation to start

- To start oscillation, the initial voltage gain of the amplifier must be greater than  $1 (A_v > 1)$  so that a small signal is sufficient to trigger the amplifier, and the output can build up to the desired level.
- The gain must then reduce to 1  $(A_v = 1)$  so that the output stays at the required level and oscillation is continued.

## 10.2 LC oscillators

## 10.2.1 Armstrong oscillator

### Introductory to Armstrong oscillator

- Armstrong oscillator (or Meissner oscillator): the earliest oscillator that uses a transformer and capacitor in its feedback path to produce a sinusoidal output waveform at the desired frequency.
- The Armstrong oscillator is generally used as an oscillator in receivers.

## A basic Armstrong oscillator circuit



Figure 10.7 Armstrong oscillator

- The inductance of the transformer winding (inductor coil), along with a capacitance, forms a resonant circuit of the Armstrong oscillator.
- Positive feedback is accomplished by the tickler coil  $L_2$  and the  $L_1C$  circuit (mutual inductance in transformer).
- Tickler coil: a small coil in series with the plate circuit and coupled to the grid to provide feedback.

## **Oscillation frequency**

- The frequency of the Armstrong oscillator can be controlled by the tuned LC circuit (*L*<sub>1</sub> and *C*).
- Oscillation frequency:

$$f \approx \frac{1}{2\pi \sqrt{L_{_{\rm I}}C}}$$

- $L_1$ : the primary inductance of the transformer.
- C: the capacitance of the tank circuit.

## 10.2.2 Colpitts oscillator

## Introduction to Colpitts oscillator

• Colpitts oscillator: an LC oscillator that uses an inductor in parallel with two capacitors in series (or a single center-tapped capacitor) in the feedback path to produce a sinusoidal output waveform at the desired frequency.

• The positive feedback is taken from the center connection of the two capacitors (or the center tap of the capacitor) of the resonant or tank circuit.



Figure 10.8 LC circuit

#### A basic Colpitts oscillator circuit



Figure 10.9 A basic Colpitts oscillator

#### **Oscillation frequency of Colpitts oscillator**

- The frequency of oscillation can be determined by using the values of the capacitor and inductor of the tank circuit.
- Oscillation frequency:  $f = \frac{1}{2\pi \sqrt{LC_{eq}}}$   $C_{eq} = \frac{C_1 C_2}{C_1 + C_2}$ If  $C_1 = C_2 = C$ ,  $C_{eq} = \frac{C}{2}$ 
  - *L*: the inductance of the tank circuit.
  - $C_{eq}$ : the equivalent capacitance of two series-connected capacitors of the tank circuit.

Recall: - two capacitors in series:  $C_{eq} = \frac{C_1 C_2}{C_1 + C_2}$ 

- two capacitors in parallel:  $C_{eq} = C_1 + C_2$ 

• The frequency of oscillation can be adjusted (tuned) by using a variable capacitor (varying the *C*) or by varying the position of the core inside the coil (varying the *L*).

## 10.2.3 Hartley oscillator

## Introduction to Hartley oscillator

- Hartley oscillator: an LC oscillator that uses a capacitor in parallel with two inductors in series (or a single center-tapped inductor) in the feedback path to produce a sinusoidal output waveform at the desired frequency.
- The positive feedback is taken from the center connection of the two inductors (or the center tap of the inductor) of the resonant or tank circuit.

## A basic Hartley oscillator circuit



Figure 10.10 A basic Hartley oscillator

# The main difference between a Colpitts oscillator and a Hartley oscillator

- Colpitts
  - The resonant circuit uses an inductor and two capacitors (or a center-tapped capacitor).
  - The feedback signal is taken from the center tap of the two capacitors.
- Hartley
  - The resonant circuit uses one capacitor and two inductors (or a centertapped inductor).
  - The feedback signal is taken from the center tap of the two inductors.

## Oscillation frequency of Hartley oscillator

- The frequency of oscillation can be determined by using the values of the capacitor and inductor of the tank circuit.
- Oscillation frequency:  $f = \frac{1}{2\pi \sqrt{L_T C}}$
- $L_{\rm T} = L_1 + L_2$ 
  - C: the capacitance of the tank circuit.

-  $L_{\rm T}$ : the total inductance of two series-connected inductors of the tank circuit. Recall: two inductors in series:  $L_{\rm T} = L_1 + L_2$ 

## 10.2.4 Cristal-controlled oscillator

#### Introduction to the crystal-controlled oscillator

- Crystal-controlled oscillator: an LC oscillator that uses the piezoelectric crystal to obtain a piezoelectric effect in the feedback path to produce a sinusoidal output waveform at the desired frequency.
- The crystal-controlled oscillator is the most stable and accurate type of feedback oscillator.

#### **Piezoelectric effect**

• Piezoelectric effect: the ability of certain crystals (quartz, Rochelle salt, etc.) to accumulate electric charges and generate a voltage at the frequency of vibration in the material when pressure is applied to it.

The term "piezo" is derived from the Greek, which means to press, push, squeeze, etc.

- Conversely, when an AC voltage is applied across the crystal, it vibrates at the frequency of the applied voltage.
- Symbol of piezoelectric crystal:



Figure 10.11 Symbol of piezoelectric crystal

A piezoelectric sandwich: a nonconductive piezoelectric crystal is placed between the two metal plates.

#### Equivalent circuit for a piezoelectric crystal

- The equivalent circuit of a piezoelectric crystal is represented by a series RLC circuit in parallel with a capacitor  $C_{n}$ .
- Equivalent model:



Figure 10.12 Equivalent circuit of a piezoelectric crystal

## **Oscillation frequency**

- The greatest vibration occurs at the natural resonant frequency of the crystal.
- The frequency of oscillation can be determined by the way the crystal is cut or the physical size of the crystal.

## Crystal-controlled oscillator circuits

- The crystal-controlled oscillator can operate in either series resonance or parallel resonance.
- Parallel resonant mode: the impedance of the crystal is maximum, and the voltage is maximum at the parallel resonant frequency to provide the largest positive feedback.



Figure 10.13 Parallel resonant mode

• Series resonant mode: the impedance of the crystal is minimum, and the current is maximum at the series resonant frequency to provide the largest positive feedback.



*Figure 10.14 Series resonant mode* 

## 10.3 RC oscillators

#### RC oscillators (sinusoidal oscillators with RC feedback circuits)

- An RC oscillator uses a positive-feedback loop that consists of an amplifier and an RC frequency selecting circuit to generate a low-frequency signal.
- There are three types of RC oscillators: Wien bridge, Twin-T, and phase-shift.
- Wien bridge oscillator is a popular low-frequency RC oscillator. It has good stability, constant output, and ease of operation (ease of tuning).

#### **Op-amp Wien bridge oscillator**

- Wien bridge oscillator: an RC oscillator that uses a Wien bridge to provide feedback with no phase shift and generate sinusoidal output waveforms at the desired frequency.
- The Wien bridge oscillator is also called a Wheatstone bridge circuit because it is based on the Wheatstone bridge theory. The bridge consists of four resistors and two capacitors.

#### Wien bridge oscillator circuit



Figure 10.15 Wien bridge oscillator

- Four arms in the RC bridge circuit:
  - $-R_1$  and  $R_2$  (purely resistive) form the two arms of the bridge circuit.
  - One *R* and *C* are connected in parallel to form one arm of the bridge circuit.
  - One *R* and *C* are connected in series to form one arm of the bridge circuit.
- Frequency adjustment parts: the branches *R* and *C* are the frequency adjustment parts.

#### The oscillation frequency of the Wien bridge oscillator

- The frequency for a Wein bridge oscillator is calculated using the resonant frequency.
- Resonant frequency: the natural frequency of a system that tends to reach the maximum value (the phase shift is 0°).

Oscillation frequency: 
$$f = \frac{1}{2\pi RC}$$
  
The resonant frequency in an RC circuit:  $f = \frac{1}{2\pi RC}$ 

## Gain of the Wien bridge oscillator

- Recall requirements for oscillation: a feedback oscillator requires a positive feedback circuit and an op-amp with the overall gain equal to 1 (unit gain,  $A_v = 1$ ).
- Positive-feedback path: the branches  $R_1$  and  $R_2$  in the Wien bridge oscillator are part of the positive-feedback path.
- Since there is a loss of about one-third  $(\frac{1}{3})$  of the gain in the feedback path, the gain of the amplifying branch (op-amp) should be 3 so that the overall loop gain condition  $(A_y = 1)$  is satisfied.
- To start oscillation, the initial closed-loop gain of the op-amp must be greater than 3 ( $A_{CL}$ > 3) so that any small signal is sufficient to trigger the amplifier, and the output can build up to the desired level.
- The gain must then reduce to 3 ( $A_{cl} = 3$ ) so that the overall gain around the loop is 1 ( $A_{v} = 1$ ), and the output stays at the required level and oscillation is continued.



Figure 10.16 Gain of the Wien bridge oscillator

- The ratio of resistors  $R_1$  and  $R_2$  in the positive feedback path determines the gain of the Wien bridge oscillator.
- To achieve the required level gain condition: resistance R<sub>1</sub> should be twice the value of R<sub>2</sub>.
   R<sub>1</sub> = 2R<sub>2</sub>

**Example**: For the Wien bridge oscillator of Figure 10.15, determine the value of capacitance *C* and resistance  $R_2$ , if resistance *R* is 50 k $\Omega$ ,  $R_1$  is 200 k $\Omega$ , and the oscillation frequency is 5,000 Hz.

• Given:  $R = 50 \ k\Omega$ ,  $R_1 = 200 \ k\Omega$ , and  $f = 5,000 \ \text{Hz}$ .

• Find. C and 
$$R_2$$
.  
• Solution:  $C = \frac{1}{2\pi Rf} = \frac{1}{2\pi (50 \text{ k}\Omega)(5,000 \text{ Hz})}$   
 $= 6.36 \times 10^{-10} \text{ F} = 636 \text{ pF}$  Kilo: 10<sup>3</sup>; Pico: 10<sup>-12</sup>  
 $R_2 = \frac{R_1}{2} - \frac{200 \text{ k}\Omega}{2} = 100 \text{ k}\Omega$   $R_1 = 2R_2$ 

#### The phase shift of the Wien bridge oscillator

- Recall requirements for oscillation: a feedback oscillator requires a positive feedback circuit with zero-phase shift.
- In a general oscillator, an amplifier produces a180° phase shift, and a positive feedback path produces an additional 180° phase shift to obtain the total zero-phase shift to satisfy the conditions for oscillation (Barkhausen criteria).
- The Wien bridge oscillator provides a phase shift of 0° in the feedback path because it uses a non inverting amplifier (it does not produce phase shift).

## Summary

#### Oscillators

- Oscillator: a device that produces a periodic sinusoidal signal or nonsinusoidal signal without an input AC signal (except a DC supply) as a source in signal generators.
- Oscillator vs. amplifier
  - Amplifier: an amplifier increases the strength of the input signal.
  - Oscillator: an oscillator generates a signal by itself without an input AC signal.

## **Types of oscillators**



#### Essential components in a sinusoidal oscillator:

- An amplifier: an amplifying device such as op-amp, bipolar junction transistor (BJT), or field-effect transistor (FET).
- A positive-feedback circuit with a tuned or resonator circuit such as an inductor-capacitor (LC) circuit, or a resistor-capacitor (RC) circuit, etc.

#### The basic principle of oscillation

- Oscillators convert a DC source into an alternating output waveform at the desired frequency.
- The oscillation can be formed through the electric energy charging/discharging or storing/releasing among the capacitor and inductor.
- An LC oscillator uses an amplifier and positive feedback with a tuned or resonator circuit whose output is fed back to the input in phase. Thus, the signal sustains itself.

## Parallel resonant circuit (tuned or tank circuit)

- Sinusoidal LC oscillators use a parallel LC resonant circuit to provide the oscillations.
- Resonant circuit: the capacitor or inductor voltage/current in a resonant circuit could be much higher than the source voltage or current, a small input signal can produce a large output signal when resonance appears in a circuit.

## **Flywheel effect**

- Flywheel effect in an oscillator: the ability of a tuned circuit to operate continuously after the control stimulus has been removed.
- The flywheel effect is produced by interacting capacitor and inductor in the tuned circuit of an oscillator.
- This process of energy transfer between capacitor and inductor generates an oscillation in the resonant circuit (or tuned or tank circuit).
- Damped oscillation: an oscillation in which the amplitude of the oscillating quantity reduces over a period of time.

## The conditions required for sustained oscillation

- Requirements for sinusoidal oscillation (Barkhausen criteria):
  - the overall closed-loop phase shift equal to 0.
  - the overall closed-loop gain equal to 1 (unit gain,  $A_v = 1$ ).
- If  $A_v > 1 \rightarrow$  clipped
- If  $A_v < 1 \rightarrow$  die out

## The initial condition for oscillation to start

- To start oscillation, the initial voltage gain of the amplifier must be greater than  $1 (A_v > 1)$ .
- The gain must then reduce to 1  $(A_v = 1)$  so that the output stays at the required level, and oscillation is continued.

| Oscillator                | Basic circuit      | Oscillation<br>frequency                                                                                                                                                                                                    | Information                                                                                                                                                                      |
|---------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Armstrong<br>oscillator   |                    | $f \approx \frac{1}{2\pi \sqrt{L_1 C}}$                                                                                                                                                                                     | <ul> <li>- L<sub>1</sub>: the primary<br/>inductance of the<br/>transformer.</li> <li>- C: the capacitance of<br/>the tank circuit.</li> </ul>                                   |
| Colpitts<br>oscillator    |                    | $f \approx \frac{1}{2\pi \sqrt{LC_{eq}}}$ $C_{eq} = \frac{c_1 c_2}{c_1 + c_2}$ $If C_1 = C_2 = C$ $C_{eq} = \frac{c}{2}$                                                                                                    | <ul> <li>- L: the inductance of the tank circuit.</li> <li>- C<sub>eq</sub>: the equivalent capacitance of two series- connected capacitors of the tank circuit.</li> </ul>      |
| Hartley<br>oscillator     |                    | $f \approx \frac{1}{2\pi \sqrt{L_T} \mathbf{c}}$ $L_T = L_1 + L_2$                                                                                                                                                          | <ul> <li>C: the capacitance of<br/>the tank circuit.</li> <li>L<sub>T</sub>: the total inductance<br/>of two series-<br/>connected inductors of<br/>the tank circuit.</li> </ul> |
| Crystal-controlled        | l oscillator       |                                                                                                                                                                                                                             |                                                                                                                                                                                  |
| Parallel<br>resonant mode | Vince Cinter Count | <ul> <li>The frequency<br/>of oscillation<br/>can be<br/>determined by<br/>the way the<br/>crystal is cut<br/>or the physical<br/>size of the<br/>crystal.</li> <li>The greatest<br/>vibration<br/>occurs at the</li> </ul> | Equivalent circuit for a piezoelectric crystal:<br>$\frac{1}{T}  \longrightarrow  \begin{array}{c} R \\ c \\$                            |
| Series resonant<br>mode   |                    | natural resonant<br>frequency of the<br>crystal.                                                                                                                                                                            |                                                                                                                                                                                  |

Table 10.1 Basic oscillators

(Continued)

| Oscillator                | Basic circuit | Oscillation<br>frequency      | Information                                                      |
|---------------------------|---------------|-------------------------------|------------------------------------------------------------------|
| Wien bridge<br>oscillator |               | $f \approx \frac{1}{2\pi RC}$ | To achieve the required<br>level gain condition:<br>$R_2 = 2R_1$ |

| <i>Table 10.1</i> | Basic oscillators | (Continued) |
|-------------------|-------------------|-------------|
|-------------------|-------------------|-------------|

## Self-test

#### 10.1

- 1. An oscillator generates a signal by itself without an input ( ) signal.
- 2. The ( ) oscillator is commonly used to generate sinusoidal waveforms.
- **3.** The ( ) oscillator is commonly used to generate nonsinusoidal waveforms including square waves, triangular waves, sawtooth waves, etc.
- The RC oscillator is a sinusoidal oscillator where an RC feedback circuit is used to give the required positive feedback and generate ( ) -frequency signals.
- 5. The LC oscillator: a sinusoidal oscillator where an LC ( ) or tank circuit is used to give the required positive feedback and generate high-frequency signals.
- 6. A ( ) feedback circuit with a tuned or resonant circuit such as an LC circuit, or an RC circuit, etc.
- 7. An LC oscillator uses an amplifier and ( ) feedback with a tuned or resonant circuit whose output is fed back to the input in phase.
- 8. The ( ) effect in an oscillator is the ability of a tuned circuit to operate continuously after the control stimulus has been removed.
- **9.** The ( ) oscillation is an oscillation in which the amplitude of the oscillation quantity reduces over a period of time.
- **10.** An oscillator requires an amplifier and a positive feedback circuit with the overall closed-loop gain equal to ( ).

#### 10.2

- **11.** An Armstrong oscillator is the earliest oscillator that uses a ( ) and capacitor in its feedback path to produce a sinusoidal output waveform at the desired frequency.
- 12. The ( ) coil is a small coil in series with the plate circuit and coupled to the grid to provide feedback.

- **13.** The frequency of the Armstrong oscillator can be controlled by the tuned ( ) circuit.
- **14.** A Colpitts oscillator is an LC oscillator that uses an ( ) in parallel with two capacitors in series (or a single center-tapped capacitor) in the feedback path to produce a sinusoidal output waveform at the desired frequency.
- **15.** The frequency of oscillation can be determined by using the values of the capacitor and inductor of the ( ) circuit.
- **16.** The Hartley oscillator is an LC oscillator that uses a ( ) in parallel with two inductors in series (or a single center-tapped inductor) in the feedback path to produce a sinusoidal output waveform at the desired frequency.
- **17.** A crystal-controlled oscillator is an LC oscillator that uses the piezoelectric crystal to obtain a ( ) effect in the feedback path to produce a sinusoidal output waveform at the desired frequency.
- **18.** The ( ) effect is the ability of certain crystals to accumulate electric charges and generate a voltage at the frequency of vibration in the material when pressure is applied to it.
- **19.** The equivalent circuit of a piezoelectric crystal is represented by a series RLC circuit in parallel with a ( ).
- 10.3
- **20.** The Wien bridge oscillator is an RC oscillator that uses a Wien bridge to provide ( ) with no phase shift and generate sinusoidal output waveforms at the desired frequency.
- 21. The frequency for a Wein bridge oscillator is calculated using the( ) frequency.
- **22.** The ratio of resistors  $R_1$  and  $R_2$  in the positive feedback path determines the ( ) of the Wien bridge oscillator.
- **23.** For the Wien bridge oscillator of Figure 10.17, determine the value of capacitance *C* and resistance  $R_2$ , if resistance *R* is 40 k $\Omega$ ,  $R_1$  is 100 k $\Omega$ , and the oscillation frequency is 4,000 Hz.



Figure 10.17 Ch 10: No. 23, self-test

This page intentionally left blank

## Chapter 11

## Voltage regulators

#### **Chapter outline**

| 11.1 | Introdu | ction to op-amp voltage regulators          | .267 |
|------|---------|---------------------------------------------|------|
|      |         | Voltage regulators – concepts review        |      |
|      | 11.1.2  | Classification of op-amp voltage regulators | .269 |
| 11.2 | Linear  | op-amp voltage regulators                   | .271 |
|      | 11.2.1  | Series voltage regulators                   | .271 |
|      | 11.2.2  | Shunt voltage regulators                    | .273 |
| 11.3 | Switch  | ing voltage regulators                      | .274 |
|      | 11.3.1  | Step-down voltage regulator                 | .274 |
|      | 11.3.2  | Step-up voltage regulator                   | .276 |
|      | 11.3.3  | Inverting voltage regulator                 |      |
| Sum  | mary    |                                             | .278 |
|      |         |                                             |      |
|      |         |                                             |      |

## 11.1 Introduction to op-amp voltage regulators

#### 11.1.1 Voltage regulators- concepts review

#### **Power supply**

- Voltage regulator: a device that is designed to automatically maintain a stable output voltage despite variations in input signal or load.
- DC voltage source: a battery is the most common DC voltage source, and a power supply is another type of the DC voltage source.
- DC power supply: a device that provides DC power to an electrical/electronic equipment. It can convert the AC power from an electrical wall outlet to a steady DC output.
- One method of obtaining DC power supply is to transform, rectify, filter, and regulate an AC voltage (each of that performs a specific function).
- The stages of a power supply:
  - Transformer: a device that transfers AC power from input to output, either increasing (stepping up) or reducing (stepping down) the input AC voltage according to the requirement.

- Rectifier: a device that converts two-directional AC voltage (sine waves) into single-directional DC (pulsating DC).
- Filter: a device that smooths the voltage waveform at the output of the rectifier from varying greatly to a small ripple.
- Voltage regulator: a device that eliminates ripple at the output of the filter by setting output to a constant DC voltage.



Figure 11.1 DC power supply

• Types of voltage regulators: there are two types of voltage regulators– linear voltage regulator and switching voltage regulator.

#### Line regulation and load regulation

• Line regulation: the ability of a voltage regulator to maintain the output voltage  $V_{out}$  level with a varying input voltage  $V_{in}$ .

$$V_{in} \rightarrow V_{out}$$

• Load regulation: the ability of a voltage regulator to maintain the output voltage  $V_{out}$  level with a varying load.

$$R_{L} \rightarrow V_{out}$$

#### **Percent regulation**

- Percent regulation can be used to specify the performance of a voltage regulator. It can be in terms of line regulation or load regulation.
- Percent line regulation is expressed as the percent of a small change in the output voltage over a small change in the input voltage.

Percent line regulation:  $\left(\frac{\Delta V_{\text{output}}}{\Delta V_{\text{input}}}\right)$  100%  $\Delta$  means "a change in"

• Percent load regulation is not a fixed number but rather presented as a percentage in response to changes at the output. It means over the permissible load range (from minimum or no load to full load) the regulation can change.

Percent load regulation: 
$$\left(\frac{V_{\text{No load}} - V_{\text{Full load}}}{V_{\text{Full load}}}\right) 100\%$$

The smaller % regulation, the better.

- $-V_{\text{No load}}$ : percent voltage with no load (or minimum load).
- $-V_{\text{Full load}}$ : percent voltage with a full load.

## 11.1.2 Classification of op-amp voltage regulators

#### **Classification of voltage regulators**

- Types of voltage regulators: voltage regulators can be generally classified into two types:
  - Linear voltage regulators
  - Switching voltage regulators
- Linear voltage regulator: a voltage regulator that a linear component (such as a transistor stays in the active/linear region of its operation) during voltage regulation is used to regulate the output voltage.
- Switching voltage regulator: a voltage regulator that a switching component (such as a transistor operates in cut-off or saturation state) during voltage regulation is used to regulate the output voltage.
- Efficiency: switching regulators operate with higher power-handling capacity and efficiency than linear regulators because the transistor is not always conducting.

#### **Classification of linear voltage regulators**

- Types of linear voltage regulators: linear voltage regulators can be classified into two types:
  - Series voltage regulators
  - Shunt voltage regulators
- Series voltage regulator: a voltage regulator that is connected in series with the load.



*Figure 11.2 Series voltage regulator mode* 

• Shunt voltage regulator: a voltage regulator that is connected in parallel with the load.



Figure 11.3 Shunt voltage regulator mode

#### Classification of switching voltage regulators

- Types of switching voltage regulators: switching voltage regulators can be classified into three types:
  - Step-down (buck) voltage regulators
  - Step-up (boost) voltage regulators
  - Inverting (flyback) voltage regulators
- Step-down voltage regulator: a switch-mode voltage regulator that can convert an input voltage to a lower output voltage ( $V_{out} < V_{in}$ ).

The power switch is in series with the input and the inductor.



*Figure 11.4 Step-down voltage regulator* 

• Boost (step-up) voltage regulator: a switch-mode voltage regulator that can convert an input voltage to a higher output voltage ( $V_{out} > V_{in}$ ).

The power switch is after the inductor and in parallel with the input and the inductor branch.



Figure 11.5 Step-up voltage regulator

 Inverting voltage regulator: a switch-mode voltage regulator that output voltage is opposite polarity of the input signal (V<sub>out</sub> and V<sub>in</sub> out of phase).



Figure 11.6 Inverting voltage regulator

The power switch is in series with the input and in parallel with the inductor.

#### Basic components in a voltage regulator

- Reference element (Zener diode): sets a reference voltage V<sub>ref</sub> (it is the voltage across the Zener diode V<sub>z</sub>).
- Control element (BJT or MOSFET): delivers the required current (compensates) to keep a constant output voltage  $V_{out}$ .
- Resistive voltage divider  $(R_1 \text{ and } R_2)$ : provides a sample of output voltage for feedback.
- Error detector (op-amp comparator): compares the feedback output voltage  $V_{out}$  with a reference voltage  $V_{ref}$

# 11.2 Linear op-amp voltage regulators

## 11.2.1 Series voltage regulators

#### A basic series voltage regulator circuit

- Series voltage regulator (or series-pass voltage regulator): a voltage regulator that uses a control element (series-pass transistor) connected in series with the load.
- The circuit of a basic series voltage regulator:



Figure 11.7 Series voltage regulator

## Series voltage regulator basics

- The resistors  $R_1$  and  $R_2$  (voltage divider) help in sensing the variations in the output and provide a feedback signal to op-amp (inverting input).
- The op-amp compares the  $V_{ref}$  (or  $V_Z$ ) and  $V_{out}$  (or  $V_{R2}$ ) and adjusts the base current of the transistor to deliver the required load current while maintaining a constant output voltage.
- Transistor: depending on the resulting difference voltage (feedback and the reference), a control signal is then produced to drive the transistor to compensate for the variations.

A transistor can add current drive capacities.

• Constant output voltage: as a result, the voltage across the transistor is varied, and the output voltage will be retained at a steady value.

#### The output voltage of a series voltage regulator

• Output voltage:  $V_{\text{out}} \approx V_{\text{Z}} \left(1 + \frac{R_1}{R_2}\right)^{-1}$ 

Derive:  $V_{\text{R2}} = V_{\text{out}} \frac{R_2}{R_1 + R_2}$ 

 $V_{\rm R2} \approx V_{\rm Z}$ 

Voltage divider rule

Golden rules of op-amps (voltage rule)

Figure 11.8 The voltage rule

$$V_{Z} = V_{out} \frac{R_{2}}{R_{1} + R_{2}}$$
$$V_{out} = V_{Z} \frac{R_{1} + R_{2}}{R_{2}}$$
$$\therefore V_{out} = V_{Z} \left(\frac{R_{1}}{R_{2}} + 1\right)$$

#### Negative feedback in series voltage regulator

• If the output voltage  $V_{out}$  decreases (if the load resistance  $R_{Load}$  or input voltage  $V_{in}$  changed), then the voltage across  $R_2 (V_{R2})$  will fall by the same amount so the difference in the inputs  $(V_Z - V_{R2})$  will increase.

$$V_{\rm out} \downarrow = V_{\rm R2} \downarrow \quad \rightarrow \quad (V_{\rm Z} - V_{\rm R2}) \uparrow$$

• This causes the transistor conduct more current and output voltage  $V_{out}$  to rise:

$$A_{\rm V}(V_{\rm Z}-V_{\rm R2})\uparrow \rightarrow V_{\rm O}\uparrow \rightarrow I_{\rm B}\uparrow \rightarrow I_{\rm C}\uparrow \rightarrow V_{\rm out}\uparrow$$

-  $I_{\rm B}$  and  $I_{\rm C}$ : the base and collect currents of the BJT.

-  $V_{\rm o}$ : op-amp output voltage,  $A_{\rm v} = \frac{V_{\rm out}}{V_{\rm in}}, V_{\rm o} = A_{\rm v}(V_{\rm Z} - V_{\rm R2})$ 

 $V_{\rm O} \uparrow \quad \rightarrow \quad V_{\rm out} \uparrow$ 

- Negative feedback in the series op-amp voltage regulator:
  - $V_{\text{out}} \rightarrow V_{\text{R2}} \rightarrow (V_{\text{Z}} V_{\text{R2}}) \uparrow \rightarrow V_{\text{O}} \uparrow \rightarrow I_{\text{B}} \uparrow \rightarrow I_{\text{C}} \uparrow \qquad I_{\text{C}} \uparrow \qquad I_{\text{C}} = I_{\text{E}}$   $V_{\text{out}} \uparrow \qquad \checkmark$

The op-amp will adjust its output to keep the voltage difference between two inputs zero when feedback is being used.

#### Series voltage regulator - working principle

• The op-amp comparator circuit tries to make  $V_{\rm Z}$  approximately equal to  $V_{\rm R2}$  all the time.

$$V_{\text{in}}^{\prime}$$
 or  $R_{\text{Load}}^{\prime} \rightarrow V_{\text{out}}^{\prime} \rightarrow V_{\text{R2}}^{\prime} \rightarrow V_{\text{R2}} = (\overrightarrow{V}_{\text{Z}})$ 

The golden rule of op-amps (voltage rule)

• The output voltage  $V_{out}$  is independent of the load resistor and input voltage  $V_{in}$ , so a relatively constant output voltage is maintained.

 $V_{\rm out} = V_{\rm Z} \left( 1 + \frac{R_1}{R_2} \right)$ 

## *11.2.2 Shunt voltage regulators*

#### A basic shunt voltage regulator circuit

- A basic shunt voltage regulator: a voltage regulator that uses a control element (transistor) connected in parallel with the load.
- The circuit of a basic shunt voltage regulator:



Figure 11.9 Shunt voltage regulator

- The shunt voltage regulator regulates output voltage by shunting current away (to ground) from the load to regulate the output voltage.
- The function of the shunt voltage regulator is similar to that of the series voltage regulator except that regulation is attained by controlling the current through the parallel transistor.

### Shunt voltage regulator basics

- The resistors  $R_1$  and  $R_2$  (voltage divider) help in sensing the variations in the output and provide a feedback signal to the op-amp.
- The op-amp is used as a comparator that compares the feedback voltage with a reference voltage (the voltage across the Zener diode  $V_7$ ).
- Transistor: some of the current is shunted away by the control element transistor.
- Constant output voltage: the resulting difference voltage provides a control signal to change the amount of the current shunted away from the load, and the output voltage will be retained at a steady value.

## Negative feedback in shunt voltage regulator

- If output voltage  $V_{out}$  decreases (when the load resistance  $R_{Load}$  or input voltage  $V_{in}$  changed), then the voltage across  $R_2(V_{R_2})$  will fall by the same amount.
- This causes the transistor to conduct less base current  $(I_{\rm B})$  and increases the voltage at the collector and emit  $(V_{\rm CE})$ .

$$V_{\text{out}} \downarrow \quad \rightarrow V_{\text{R2}} \downarrow \quad \rightarrow I_{\text{B}} \downarrow \rightarrow I_{\text{C}} \downarrow \quad \rightarrow \quad V_{\text{CE}} \uparrow \qquad \qquad I_{\text{B}} = \beta I_{\text{C}} V_{\text{CE}} = V_{\text{CC}} - I_{\text{C}} R_{\text{C}}$$

• The transistor produces more voltage, and the output voltage V<sub>out</sub> also raises so that a constant output voltage is maintained.

$$V_{\rm CE} \uparrow \rightarrow V_{\rm out} \uparrow \qquad \qquad V_{\rm CE} = V_{\rm out}$$

• Negative feedback in the shunt op-amp voltage regulator:

$$V_{\text{out}} \downarrow \to V_{\text{R2}} \downarrow \to V_{\text{O}} \downarrow \to I_{\text{B}} \downarrow \to I_{\text{C}} \downarrow \to V_{\text{CE}} \uparrow \qquad V_{\text{O}} \text{: op-amp output voltage}$$

$$V_{\text{out}} \uparrow \quad \blacktriangleleft$$

# 11.3 Switching voltage regulators

# 11.3.1 Step-down voltage regulator

## A basic step-down regulator circuit

- Switching voltage regulator: a voltage regulator that a switching component (such as a transistor operates in cut-off and saturation state) during voltage regulation is used to regulate the output voltage.
- Step-down voltage regulator: a switch-mode voltage regulator that can convert an input voltage to a lower output voltage ( $V_{out} < V_{in}$ ).
- Simplified step-down regulator diagram: the transistor (switching component) is represented by a switch driven by an error amp.



Figure 11.10 Step-down regulator

#### Step-down voltage regulator – working principle

- When the power switch (transistor) is on:
  - The diode is reverse biased (RB) (diode is off).
  - The capacitor charges (the longer the switch is on, the greater the  $V_{out}$ ).
- When the power switch (transistor) is off:
  - The diode is forward biased (FB) (diode is on).
  - The capacitor discharges to the load.

#### Waveforms of a step-down voltage regulator:



Figure 11.11 Waveforms of a step-down voltage regulator

- On and off time:
  - On time ton: the time that transistor devotes in saturation (switch is on, capacitor charges).
  - Off time toff: the time that transistor devotes in cutoff (switch is off, capacitor discharges).
- Output voltage and period:
  - Output voltage:

$$V_{\rm out} = V_{\rm in} \left( \frac{t_{\rm on}}{t_{\rm on} + t_{\rm off}} \right)$$

- Period of the on-and-off cycle:  $T = t_{on} + t_{off}$
- Repeating waveform: the waveform repeats itself with the repetition on and off action of the switch.
- Negative feedback in the step-down voltage regulator:

**Example:** For the step-down voltage regulator of Figure 11.10, determine the output voltage, if the input voltage is 12 V, on time is 2  $\mu$ s, and off time is 4  $\mu$ s.

- Given:  $V_{in} = 12 \text{ V}, t_{on} = 2 \mu \text{s}, \text{ and } t_{off} = 4 \mu \text{s}.$
- Find:

• Solution: 
$$V_{\text{out}} = V_{\text{in}} \left( \frac{t_{\text{on}}}{t_{\text{on}} + t_{\text{off}}} \right) = 12 \text{ V} \left( \frac{2 \text{ } \mu \text{s}}{2 \text{ } \mu \text{s} + 4 \text{ } \mu \text{s}} \right) = 4 \text{ V}$$
 Step-down:12V  $\rightarrow$  4 V

## 11.3.2 Step-up voltage regulator

#### A basic step-up regulator circuit

- Step-up voltage regulator: a switch-mode voltage regulator that can convert an input voltage to a higher output voltage  $(V_{out} > V_{in})$ .
- Simplified step-up regulator diagram: the transistor (switching component) is represented by a switch driven by an error amp.



Figure 11.12 Step-up regulator

#### Step-up voltage regulator - working principle

- When the power switch is on:
  - The diode is RB (diode is off).
  - The inductor stores energy.
  - The capacitor discharges (the longer the switch is on, the lesser the  $V_{out}$ ).



Figure 11.13 The diode is reverse biased

- When the power switch is off:
  - The diode is FB (diode is on).

The inductor changes polarity  $\left(V_{\rm L} = -\frac{d{\rm L}}{d{\rm t}}\right)$ 

- The capacitor charges.
- The inductor voltage  $V_{\rm L}$  adds to the input voltage to step up the output voltage.



Figure 11.14 The diode is forward biased

## 11.3.3 Inverting voltage regulator

- Inverting voltage regulator (fly back or boost-buck voltage regulator): a switchmode voltage regulator that output voltage is of opposite polarity of the input signal (V<sub>out</sub> and V<sub>in</sub> out of phase).
- Boost and buck: the inverting regulator can be used to raise (boost) or lower (buck) the positive input voltage to the negative output voltage.
- Simplified inverting voltage regulator diagram: the transistor (switching component) is represented by a switch driven by a pulse width modulator error amp.



Figure 11.15 Inverting regulator

#### **Inverting voltage regulator – working principle**

- When the switch (transistor) is on:
  - The diode is RB (diode is off).
  - The input voltage is connected to the inductor, and the inductor stores energy.
  - The capacitor discharges to the load.
- When the switch (transistor) is off:
  - The inductor changes polarity.
  - The diode is FB (diode is on).
  - Energy is released from the inductor to the capacitor (charges) and the load producing a negative output voltage.

$$V_{\rm L} = -\frac{d{\rm L}}{d{\rm t}}$$

#### 278 Understandable electronic devices

• Smooth  $V_{out}$ : the inductor opposes any change in current to smooth the waveform at the output and keep the output relative constant.

# Summary

## **Op-amp voltage regulators**

- Voltage regulator: a device that is designed to automatically maintain a stable output voltage despite variations in input signal or load.
- One method of obtaining DC power supply is to transform, rectify, filter, and regulate an AC voltage (each of that performs a specific function).
- The stages of a power supply:



Figure 11.16 DC power supply

## Line regulation and load regulation

- Line regulation:  $V_{in} \rightarrow V_{out}$
- Load regulation:  $\mathcal{R}_{L} \xrightarrow{\bullet} \xrightarrow{\bullet} V_{out}$

## **Percent regulation**

• Percent regulation can be used to specify the performance of a voltage regulator. It can be in terms of line regulation or load regulation.

• Percent line regulation: 
$$\left(\frac{\Delta V_{\text{output}}}{\Delta V_{\text{input}}}\right) 100\%$$
  
• Percent load regulation:  $\left(\frac{V_{\text{No load}} - V_{\text{Full load}}}{V_{\text{Full load}}}\right) 100\%$ 

## **Classification of voltage regulators**

- Linear voltage regulator: a voltage regulator that a linear component (such as a transistor stays in the active/linear region of its operation) during voltage regulation is used to regulate the output voltage.
- Switching voltage regulator: a voltage regulator that a switching component (such as a transistor operates in cut-off or saturation state) during voltage regulation is used to regulate the output voltage.



Table 11.1 Linear voltage regulators

Table 11.2 Switching voltage regulators



#### Series voltage regulator

- Output voltage:  $V_{\text{out}} \approx V_{\text{Z}} \left(1 + \frac{R_1}{R_2}\right)$
- Negative feedback in series voltage regulator  $V_{\text{out}} \downarrow \rightarrow V_{\text{R2}} \downarrow \rightarrow (V_{\text{Z}} - V_{\text{R2}}) \uparrow \rightarrow V_{\text{O}} \uparrow \rightarrow I_{\text{B}} \uparrow \rightarrow I_{\text{C}} \uparrow$  $V_{\text{out}} \uparrow \checkmark$
- Working principle:

$$V_{\text{in}}^{\prime}$$
 or  $R_{\text{Load}}^{\prime}$   $\rightarrow$   $V_{\text{out}}^{\prime}$   $\rightarrow$   $V_{R2}^{\prime}$   $\rightarrow$   $V_{R2} = \overrightarrow{V_{Z}}$ 

#### Shunt voltage regulator

- Negative feedback in the shunt op-amp voltage regulator:  $V_{out} \downarrow \rightarrow V_{R2} \downarrow \rightarrow V_{O} \downarrow \rightarrow I_{B} \downarrow \rightarrow I_{C} \downarrow = V_{CE} \uparrow$  $V_{out} \uparrow \checkmark$
- Output voltage and period:
  - Output voltage:  $V_{\text{out}} = V_{\text{in}} \left( \frac{t_{\text{on}}}{t_{\text{on}} + t_{\text{off}}} \right)$
  - Period of the on-and-off cycle:  $T = t_{on} + t_{off}$

#### Step-down voltage regulator

- When the power switch (transistor) is on: the diode is reverse biased (RB) (diode is off) → C charges
- When the power switch (transistor) is off: the diode is forward biased (FB) (diode is on)  $\rightarrow C$  discharges
- Negative feedback in the step-down voltage regulator:

$$\begin{array}{cccc} V_{\rm out} & \rightarrow & V_{\rm R2} \downarrow & \rightarrow & V_{\rm O} \downarrow & \rightarrow & t_{\rm on} \uparrow \\ V_{\rm out} \uparrow & \checkmark & \checkmark & \checkmark & \\ \end{array}$$

## Step-up voltage regulator

- When the power switch is on: The diode is RB (diode is off)  $\rightarrow L$  stores energy  $\rightarrow C$  discharges.
- When the power switch is off: The diode is FB (diode is on)  $\rightarrow$  C discharges  $\rightarrow V_{L}$  add to  $V_{in}$  to step-up  $V_{out}$

## Inverting voltage regulator

- When the switch (transistor) is on: The diode is RB (diode is off) → L stores energy → C discharges to the load
- When the switch (transistor) is off: The diode is FB (diode is on)  $\rightarrow L$  releases energy  $\rightarrow$  C charges  $(-V_{out})$

# Self-test

#### 11.1

- 1. A voltage regulator is a device that is designed to ( ) maintain a stable output voltage despite variations in input signal or load.
- One method of obtaining DC power supply is to transform, rectify,
   ( ), and regulate an AC voltage.
- **3.** A ( ) is a device that converts two-directional AC voltage into single-directional DC.
- **4.** A ( ) is a device that smooths the voltage waveform at the output of the rectifier from varying greatly to a small ripple.
- 5. The ( ) regulation is the ability of a voltage regulator to maintain the output voltage  $V_{out}$  level with a varying load.
- 6. The ( ) regulation can be used to specify the performance of a voltage regulator. It can be in terms of line regulation or load regulation.
- 7. A ( ) voltage regulator is a voltage regulator that a switching component during voltage regulation is used to regulate the output voltage.
- 8. A ( ) voltage regulator is a voltage regulator that is connected in parallel with the load.
- **9.** A ( ) voltage regulator is a switch-mode voltage regulator that can convert an input voltage to a higher output voltage.

#### 11.2

- **10.** A series voltage regulator is a voltage regulator that uses a control element connected in series with the ( ).
- 11. The resistors  $R_1$  and  $R_2$  in a series voltage regulator help in sensing the variations in the output and provide a ( ) signal to op-amp.
- **12.** The shunt voltage regulator regulates output voltage by shunting ( ) away from the load to regulate the output voltage.

## 11.3

- **13.** A step-down voltage regulator is a ( )-mode voltage regulator that can convert an input voltage to a lower output voltage.
- **14.** The ( ) waveform is the waveform repeats itself with the repetition on and off action of the switch.
- 15. For the step-down voltage regulator of Figure 11.17, determine the output voltage, if the input voltage is 15 V, on time is  $4\mu$ s, and off time is  $5\mu$ s.



Figure 11.17 Ch 11: No. 15, self-test

- **16.** An ( ) voltage regulator is a switch-mode voltage regulator that output voltage is of opposite polarity of the input signal.
- 17. The ( ) regulator can be used to raise or lower the positive input voltage to the negative output voltage.

# Appendices

# **Future Trends and Wrap Up**

# Need of electronic circuits and devices

- The beginning of electronics has left a remarkable impact on human society. Nowadays, we can see that electronic devices are found in various applications such as industries, health care, communication, automotive, consumer, military, aerospace, etc., in which these applications are impossible to function without electronic devices and gadgets.
- Since the increase in interest and the rise of computer technology, artificial intelligence, advanced automation, advanced material, etc., electronic circuits and devices are playing an important fundamental role in the digital age.

## The future trends in electronic circuits and devices

- Electronic circuits and devices have made and continue to make incredible contributions to most aspects of human society – a truth that cannot be neglected. Moreover, it may have a bigger impact on human civilization in the future.
- The demand for the latest electronic devices has been trending and will continue to grow. Electronics industries must progress fast to the upswing by using advanced technologies such as:
  - Advanced automation
  - Smart and autonomous systems
  - Quantum computing
  - Nano-electronics
  - Silicon carbide electronics
  - Advanced material
  - Organic electronics
  - Miniaturization
  - Artificial intelligence
  - Robotics
  - Bioelectronics
  - Cognitive science
  - Cloud computing
  - Big data and analytics
  - Computational biology and bioinformatics

```
    Internet of things (IoT)
    IoT refers to the billions of physical objects—"things" around the world that are connected to the internet for the purpose of connecting and exchanging data.
    .....
```

# Wrap up

- Electronics has a lot of scope in the times to come, every day as you look around you can find yourselves surrounded by different electronic devices and gadgets. Without them, our daily lives seem impossible.
- Technology is advancing quickly in the field of electronics and these emerging and upgraded electronic technologies and applications will be the growth drivers for the industry, and it will change the way we live and shape the future.

## Answers

# **Answers to Self-Test Questions**

#### **Chapter 1**

- 1. proton
- 2. protons
- 3. 8
- 4. 18
- 5. 4
- 6. semiconductor
- 7. depletion
- 8. DC
- 9. increase
- 10. forward
- 11. 0.3
- 12. increase
- 13. cathode
- 14. cathode
- 15. cathode
- 16. reverse
- 17. forward

- 1. constant
- 2. doping
- 3.  $Z_z = 9\Omega$
- 4. series
- 5. V = 71 mV
- 6. voltage shifter
- 7. clipper
- 8. regulator
- 9. both
- 10. line
- $$\begin{split} V_{\rm in\,(min)} &= 4.608 \mathrm{V}, \qquad V_{\rm in\,(max)} &= 15.108 \mathrm{~V} \\ I_{\rm L(max)} &\approx 0.14 \mathrm{~A} \;, \qquad R_{\rm L(mim)} &\approx 50 \; \Omega \\ \text{percent voltage regulation} &\approx 7.14 \; \% \end{split}$$
  11.
- 12.
- 13.
- 14. Zener

- capacitance 15.
- 16. forward
- 17. color
- 18. green
- 19. dark
- 20. photo
- 21. electrical
- 22. metal
- 23. Schottky

# **Chapter 3**

- 1. rectifier
- 2. regulator
- 3. transformer
- 4. center-tapped
- 5. reverse
- $V_{\rm pk(out)} = 54.3 \text{ V}, \text{ PIV} = 55 \text{ V}$ 6.
- 7. secondary
- $V_{\text{pk(sec)}} = 240 \text{ V}, V_{\text{pk(out)}} = 119.3 \text{ V}, \text{ PIV} = 239.3 \text{ V}, V_{\text{avg}} \approx 76 \text{ V}$  $V_{\text{pk(out)}} = 238.6 \text{ V}, \text{ PIV} = 239.3 \text{ V}$ DC 8.
- 9.
- 10.
- 11. filter
- 12. product
- 13. longer
- 14. lower
- 15. ripple
- 16. clipper
- $V_{\rm pk \, (out)} \approx 8.355 \, \rm V$ biased 17.
- 18.
- 19. negative
- 20. combination
- 21. clamper
- $V_{\text{RMS(out)}} \approx -13.65 \text{ V}$ 22.
- 23. DC

- 1. current
- 2. holes
- 3. base
- 4.  $\beta_{\rm DC}$
- $\alpha_{\rm DC} \approx 0.98$ ,  $\Box_{\rm DC} = 59$ 5.
- $\Box_{\rm DC} \approx 87.5 , \quad \alpha_{\rm DC} \approx 0.989$ 6.
- 7. increase
- 8.  $I_{\rm B} \approx 287 \,\mu\text{A}, \ I_{\rm C} = 43.05 \,\text{mA}, \ I_{\rm E} \approx 43.34 \,\text{mA}, \ V_{\rm CE} \approx 9.4 \,\text{V}, \ V_{\rm CB} = 8.7 \,\text{V}$
- collector 9.
- switching 10.

- 11. active
- 12. closed
- 13. saturation
- 14. active
- 15.  $I_C(\text{sat}) \approx 3.7 \text{ mA}$ ,  $I_C = 12.9 \text{ mA}$ ,  $I_C > I_{C(\text{sat})} \rightarrow \text{Saturated}$
- 16. zero
- 17. internal
- 18.
- $R_{\rm C} = 1875 \ \Omega$  $V_{\rm in(min)} = 4.9 \ {\rm V}$ 19.

The minimum value of input voltage is 4.9 V.

## **Chapter 5**

- 1. current
- 2. amplified
- 3. linear
- 4. cutoff
- 5. distortion
- 6.  $IC = 21 \text{ mA}, V_{CE} = 8.7 \text{ V}$ The Q-point is close to the center of the DC load line.



Fig. Ans. Ch 5: #6

- 7. biasing
- temperature 8.

- 9.  $I_{\rm C} \approx 2.87 \text{ mA}, V_{\rm CE} = 0.65 \text{ V}$ 10.  $I_{\rm C} \approx 7.53 \text{ mA}, V_{\rm CE} \approx 14.56 \text{ V}$ 11.  $I_{\rm C (sat)} \approx 12.5 \text{ mA}, V_{\rm CE(cutoff)} = 30 \text{ V}$
- 12. temperature
- $I_{\rm C} \approx 1.26 \text{ mA}, \quad V_{\rm CE} = 2.4 \text{ V}$ 13.

- 1. internal
- 2. emitter
- 3. mho
- 4. datasheets
- 5. small
- 6. base
- 7.  $\beta_{ac}$
- 8.  $\gamma_{\rm e}$
- 9. open

10. short 11. increases  $I_{\rm C} \approx 1.61 \text{ mA}, V_{\rm CE} \approx 6.78 \text{ V}, R_{\rm in} \approx 1.16 \text{ k}\Omega, V_{\rm b} \approx 5.61 \text{ mV}, R_{\rm o} = 1 \text{ k}\Omega$ 12.  $A_{\rm v} \approx 0.99$  $A_{\rm v}$  without  $C_{\rm F}$ :  $A_{\rm v}$  with  $C_{\rm E}$  (without  $R_{\rm I}$ ):  $A_{\rm v} \approx 64.39$  $A_{\rm V}$  with  $C_{\rm E}^{\rm E}$  and  $R_{\rm L}$ :  $A_{\rm v} \approx 62.85$ 13.  $180^{\circ}$  out of 14. collector 15. input 16.  $R_{in} \approx 1.69 \text{ k}\Omega$ ,  $R_o \approx 19.92 \Omega$ ,  $A_v \approx 0.98$ 17. gain 18. emitter 19. cascode 20.  $A_{\rm vr} \approx 8273.6$ ,  $A_{\rm vr} (dB) \approx 78.15 dB$ 

## **Chapter 7**

- 1. voltage
- 2. depletion
- 3. holes
- 4. gate
- 5. negative
- 6. pinch off
- 7. transfer

 $V_{\rm GS}$ 

8.

$$I_{\rm D=}I_{\rm DSS} \left(1 - \frac{V_{\rm GS}}{V_{\rm GS}({\rm off})}\right)^2$$
 Ordered Pair  $(V_{\rm GS}, I_{\rm D})$ 

0 
$$I_{\rm D} = (4 \text{ mA}) (1 - \frac{0}{-7V})^2 = 4 \text{ mA}$$
 (0, 4)

-1 V 
$$I_{\rm D} = (4 \text{ mA}) \left(1 - \frac{-1 \text{V}}{-7 \text{V}}\right)^2 \approx 2.94 \text{ mA}$$
 (-1, 2.94)

-2 V 
$$I_{\rm D} = (4 \text{ mA}) \left(1 - \frac{-2V}{-7V}\right)^2 \approx 2.04 \text{ mA}$$
 (-2, 2.04)

-4 V 
$$I_{\rm D} = (4 \text{ mA}) \left(1 - \frac{-4V}{-7V}\right)^2 \approx 0.74 \text{ mA}$$
 (-4, 0.74)

-6 V 
$$I_{\rm D} = (4 \text{ mA}) \left(1 - \frac{-6V}{-7V}\right)^2 \approx 0.08 \text{ mA}$$
 (-6, 0.08)



Fig. Ans. Ch 7: #8

- 9. drain
- 10.  $V_{GS} = -0.8 \text{ V}, V_{DS} = 3.2 \text{ V}$ 11. Q point:  $(V_{GS}, I_D) \approx (-2 \text{ V}, 4 \text{ mA})$



Fig. Ans. Ch 7: #11

- 12. 0.5
- 13. Voltage-divider
- 14. (a)  $\tilde{V}_{\rm D} = 11 \text{ V}, V_{\rm S} = 10 \text{ V}, V_{\rm GS} = -5 \text{ V}, V_{\rm DS} = 1 \text{ V}$ (b)  $(V_{\rm GS}, I_{\rm D}) \approx (-2 \text{ V}, 3 \text{ mA})$



Fig. Ans. Ch 7: #14

- 15. enhancement
- 16. Depletion
- 17. insulating
- 18. collector
- 19.  $V_{GS} = 6 V$ 20.  $I_D = 110 \text{ mA}, V_{DS} = 1.8 V$ 21.  $I_D = I_{DSS} = 6 \text{ mA}$

# **Chapter 8**

- 1. gate
- 2. source
- 3. drain
- 4. drain
- 5. source
- 6. source
- 7. input
- 8.  $R_{\rm in} = 9 \text{ M}\Omega, \quad R_{\rm out} \approx 0.32 \text{ k}\Omega, \quad A_{\rm v} \approx 0.95$
- 9. 180° out of
- 10.  $R_{\rm in} \approx R_{\rm G} = 4 \text{ M}\Omega, \ R_{\rm out} \approx 1 \text{ k}\Omega, \ A_{\rm V} \approx 3.56$
- 11. in
- 12.  $R_{\rm in} \approx 0.24 \text{ k}\Omega, R_{\rm out} \approx 5 \text{ k}\Omega, A_{\rm V} \approx 15.65$

- 1. negative
- 2. zero
- 3. Negative
- 4. input signals
- 5. inverting
- 6. difference
- 7. 180° out-of
- $V_{\text{out}} \approx -1600 \text{ mV}, \quad Z_{\text{i}} = R_{1} = 1 \text{ k}\Omega, \quad Z_{\text{o}} \approx 8.9 \text{ m}\Omega$  $V_{\text{out}} \approx 840 \text{ mV}, \quad Z_{\text{i}} \approx 6.192 \text{ G}\Omega, \quad Z_{\text{o}} \approx 6.46 \text{ m}\Omega$ 8.
- 9.
- 10. buffer
- $V_{\text{out}} = 30 \text{ mV}, Z_{\text{i}} \approx 144 \text{ G}\Omega, Z_{\text{o}} = 250 \mu\Omega$ 11.
- 12. clipping
- 13. inputs
- 14. step
- 15. zero
- 16. inverting
- 17. unity
- 18.  $V_{\rm out} \approx -104.2 \text{ mV}$
- 19. noise
- 20. voltage
- $V_{\rm out} \approx 1.5 \,\mathrm{mV}$ 21.
- 22. inverting
- 23. square
- $V_{\rm out} = -27 \text{ V}$ 24.
- 25. area
- 26. triangular
- When  $V_{\text{in}} = +8 \text{ V}$ :  $\Delta V_{\text{out}} \approx -12 \text{ V}$ When  $V_{\text{in}} = -8 \text{ V}$   $\Delta V_{\text{out}} = 12 \text{ V}$ 27.



Fig. Ans.(a), Ch 9: #27

Fig. Ans.(b), Ch 9: #27

## Chapter 10

- 1. AC
- 2. feedback
- 3. relaxation
- 4. low
- 5. tuned
- 6. positive
- 7. positive
- 8. flywheel
- 9. damped
- 10. one
- 11. transformer
- 12. tickler
- 13. LC
- 14. inductor
- 15. tank
- 16. capacitor
- 17. piezoelectric
- 18. piezoelectric
- 19. capacitor
- 20. feedback
- 21. resonant
- 22. gain
- 23.  $C = 994 \text{ pF}, R_2 = 50 \text{ k}\Omega$

- 1. automatically
- 2. filter
- 3. rectifier
- 4. filter
- 5. load
- 6. percent
- 7. switching
- 8. shunt
- 9. boost
- 10. load
- 11. feedback
- 12. current

- switch 13.
- 14.
- repeating  $V_{out} \approx 6.67 \text{ V}$ inverting 15.
- 16.
- inverting 17.

# Index

Back-to-back Zener limiter 31 Barrier injected transit-time diode (BARITT) diode 25,43 Barrier potential 7 for germanium 12, 19 for silicon 12, 19 Base bias 114, 116-17 Bias bipolar junction transistor (BJT) 85, 103 forward bias 7–9, 19 PN junction, I-V characteristic curve of 11–13.20 reverse bias 7-9, 19 reverse breakdown 9-11.20 Biased clampers 73 Biased clippers 69–70 Bipolar junction transistor (BJT) as amplifier 96-9, 105-6 basic structure 84-5, 102 bias 85, 103 characteristic curves 91-4, 104 of collector curves 94-6 currents 85-6 DC analysis 89-91, 103-4 junction gate field-effect transistor (JFET) vs. 196 Bohr diagram 2, 17 Boost voltage regulator 270 Breakdown voltage 16 Bypassing capacitor 133

Armstrong oscillator 254–5

Capacitor filter 63-6 Cascaded amplifier 157, 164 Cascode amplifier 157-8, 164 Center-tapped full-wave rectifier 57-61 Center-tapped transformer 52–3 Clampers 71–3, 75–7 Clippers 67–71, 75–7 Zener diode as 30, 44 Collector-emitter voltage 119 Collector-feedback bias 115 Colpitts oscillator 254-5 Combination clipper 70–1 Common-base (CB) amplifier 139, 141 - 2Common-collector (CC) amplifier 139.141 Common-drain amplifier analysis 204 - 7Common-emitter (CE) amplifier 138, 141 Common-gate amplifier analysis 209-11 Common-source amplifier analysis 207 - 9Coupling capacitors 132–3 Cristal-controlled oscillator 257-8 Current conversion 53 Current gain 149-50, 152, 157, 161 Cut-off voltage 175, 99-100

Damped oscillation 253 DC biasing active operation 112, 126

amplifier midpoint biasing 113-14, 127 base bias 114, 116-17 collector-feedback bias 115, 124-5 emitter bias 115, 120-3 methods 128 overview 83, 102, 109-12 parameters 86-9, 103 signal distortion 112-13, 126 and stability 114-16, 127 transistor switching circuit 99-102 types 83-4, 102 voltage-divider bias 115, 117-20 DC power supply 49–50, 74 Depletion layer 6-7, 18-19 Depletion-mode MOSFET (D-MOSFET) 185, 186, 194, 195 biasing 190-1 Difference amplifier 233-5 Diodes ideal diodes 14-16 light-emitting diode (LED), 24, 36-9, 45 overview 13-14, 20-1 photodiode 24, 39-41, 46 real diodes 16-17 Schottky diode 24-5, 41-3, 46 types 14, 23-5, 43 varicap diode 35-6, 45 Zener diode (see Zener diode) Doping 6 Drain feedback bias 188-9

Electron-hole pair 4, 18 Emitter bias 115, 120–3 Enhancement-mode MOSFET (E-MOSFET) 185–90, 194, 195 Extrinsic semiconductor 5, 18

Feedback oscillators 250 Field-effect transistors (FETs)

junction gate field-effect transistor (JFET) (see Junction gate fieldeffect transistor (JFET)) metal-oxide-semiconductor fieldeffect transistor (MOSFET) (see Metal-oxide-semiconductor field-effect transistor (MOSFET)) overview 169-72 types 191-2 Flywheel effect 252, 262 Forward bias 7-11, 19 Full-wave bridge rectifier 61–3 Full-wave rectifier 57-61 Fundamental semiconductor theory basic atomic theory 1-4, 17-18 depletion layer 6-7, 18-19 N-type semiconductor 4-6, 18 P-type semiconductor 4-6, 18

Gallium arsenide (GaAs) 37 Gallium arsenide phosphide (GaAsP) 37 Gallium phosphide (GaP) 37 Gate bias, JFET 177–8, 193 Germanium 4, 12 Gunn diode 25, 43

Half-wave rectifier 54–7 Hartley oscillator 256

Ideal diodes 14–16 real diodes vs. 17, 21 Impedance conversion 53 Intrinsic semiconductor 5, 18 Inverting op-amp 221–4 Inverting voltage regulator 270, 277–8, 280 Ionization 6–7 I-V characteristic curve in forward bias 11, 20 of PN junction 11–13, 20 in reverse bias 12, 20 temperature effects on 12–13, 20

Junction gate field-effect transistor (JFET) amplifier analysis common-drain amplifier analysis 204 - 7common-gate amplifier analysis 209 - 11common-source amplifier analysis 207 - 9amplifier configurations 212-13 basic structure 192 biasing gate bias 177-8 self-bias 178-81 vs. bipolar junction transistor (BJT) 196 characteristics 172-7 equivalent model 201-4 vs. metal-oxide-semiconductor fieldeffect transistor (MOSFET) 185 operation 172-7 Q-point 204, 212 voltage divider-bias 182-4

Laser diode 24, 43 LC oscillators 252-3 Armstrong oscillator 254–5 cristal-controlled oscillator 257-8 Hartley oscillator 256 Leakage current 16 Light-emitting diode (LED), 24, 36–9, 45 photodiodes vs. 40-1 Linear amplifier 109, 268 Linear op-amp voltage regulators series voltage regulators 271-3 shunt voltage regulators 273-4 Linear voltage regulator 278, 279 Line regulation 32-3, 45, 278 Load regulation 33-4, 45, 268, 278

Majority carriers 10, 19 Metal-oxide-semiconductor field-effect transistor (MOSFET) characteristics 184-5 depletion-mode MOSFET (D-MOSFET) 186 biasing 190-1 enhancement-mode MOSFET (E-MOSFET) 186-7 biasing 188–90 junction gate field-effect transistor (JFET) vs. 185 transfer characteristics 187-8, 193 types 184-5 Midpoint biasing 113–14, 127 Minority carriers 10, 19 MOSFET: See Metal-oxidesemiconductor field-effect transistor (MOSFET)

N-channel JFET 170–1 Negative clamper 72–3 Negative clipper 68 Negative limiter 30 Noninverting op-amp 224–6 Nonlinear amplifier 110 NPN transistor 83 N-type semiconductor 4–6, 18

Operational amplifiers (op-amps) basic circuits 229, 243, 245 comparator 240–1 difference amplifier 233–5 differentiator 235–7 golden rules of 242 integrator 237–40 inverting op-amp 221–4 modes of operation 219–21 negative feedback 218–19, 242 noninverting op-amp 224–6 overview 215–19, 241 summing amplifier 232–3 terminologies 229–32 voltage follower op-amp 226–8 voltage regulators classification 269–71 overview 267–8, 278 Oscillators *vs.* amplifier 249 basic oscillators 263–4 feedback 251 LC oscillators 252–3 Armstrong oscillator 254–5 cristal-controlled oscillator 257–8 Hartley oscillator 256 RC oscillators 259–61 types 249–51, 261

P-channel junction gate field-effect transistor (JFET) 170-1 Peak inverse voltage (PIV) of bridge rectifier 62 center-tapped full-wave rectifier 60 of half-wave rectifier 56 Percent regulation 34, 45, 268, 278 Photodiodes 24, 39-41, 46 Piezoelectric effect 257 Pinch-off voltage 175 PIN diode 25, 43 P-N junction 6-7, 18-19 PNP transistor 84 Positive clamper 71-2 Positive clipper 67-8 Positive limiter 30 Power gain 150, 152, 157, 161 Power supply filters capacitor filter 63-4 operation 65-6 ripple factor (RF) 67 surge current 67 P-type semiconductor 4-6, 18

Q-point 110–11, 125–6 of junction gate field-effect transistor (JFET) 204, 212 RC oscillators 259–61 Real diodes 16–17, 21 Rectifier 50, 78 Relaxation oscillators 250 Reverse bias 7–9, 19, 26 Reverse breakdown 10–11, 19, 20 Reverse breakdown voltage 10 Reverse current 10, 19 Ripple factor (RF), 67, 75 Ripple voltage 66

Saturation voltage 99-100 Schottky diode 24-5, 41-3, 46 Self-bias, JFET 178-81, 193 Series voltage regulator 269, 280 Shunt voltage regulator 269, 280 Signal distortion 112-13, 126 Silicon 4, 12 Step-down transformer 52 Step-down voltage regulator 270, 274-6,280 Step-up transformer 52 Step-up voltage regulator 276-7, 280 Summing amplifier 232-3 Surge current 67, 75 Switching voltage regulators 278, 279 inverting voltage regulator 277-8 step-down voltage regulator 274 - 6step-up voltage regulator 276-7

Transconductance 202, 212 Transformer 50–4 Transformer-coupled half-wave rectifier 56–7 Transformer parameters conversion 53–4 Transistor amplifiers AC superposition 133–4 capacitors 131–3 configurations 165–6 DC superposition 133–4 h parameters 140–3

transistor h parameters equivalent model 137-9 transistor r parameters equivalent model 135-7 Transistor h parameters equivalent model 137-9 Transistor r parameters equivalent model 135-7 Transistors. See specific types bipolar junction transistor (BJT) (see Bipolar junction transistor (BJT)) types 197 Transistor small-signal analysis multistage transistor amplifiers 157 - 64transistor common-base amplifier 155 - 7transistor common-collector amplifier 150-5 transistor common-emitter amplifier 143 - 50Tunnel diode 25, 43 Turns ratio 51

Varactor/varicap diode 35–6, 45 Voltage conversion 53 Voltage-divider bias 115, 117–20, 182–4, 189–90, 193 Voltage follower op-amp 226–8 Voltage gain 98, 151, 156–7, 161, 203–4 Voltage regulators 50 classification 278–80 linear op-amp voltage regulators series voltage regulators 271–3 shunt voltage regulators 273–4 op-amp voltage regulators classification 269–71 overview 267–8, 278 switching voltage regulators inverting voltage regulator 277–8 step-down voltage regulator 274–6 step-up voltage regulator 276–7 Zener diode as 31–4, 44 Voltage shifter 29, 44

Wien bridge oscillator 259-61

Zener breakdown 26–7, 43, 44 Zener diode 24, 43 breakdown characteristics 27, 44 as clipper 29–31, 44 equivalent circuit 28–9, 44 overview 26 reverse bias 26 as voltage regulator 31–4, 44 as voltage shifter 29–31, 44 Zener breakdown 26–7 Zener regulation 27–8 Zener voltage 27, 43 Zener impedance 28 Zener regulation 27–8 Zener voltage 27, 43

# Understandable Electronic Devices,

Key concepts and circuit design

An electronic device is a physical component of an electronic circuit or system, which is used to affect electrons and their associated fields in accordance with the function of that system. Such systems have a very broad range of applications, the main ones being, Industrial automation and motion control, information processing, telecommunication, and signal processing.

Understandable Electronic Devices: Key concepts and circuit design provides a concise, easily understandable and convenient guide to electronics circuits. Coverage includes diodes, bipolar junction transistors, field effect transistors, amplifiers, oscillators, and voltage regulators. Each chapter includes worked examples of theorems, and clear summaries of procedures, methods and equations.

Reviewing key concepts in modern electronics, this book is a valuable resource for anyone needing an overview of the principles of electronic devices and circuits, or to review or update their knowledge in this field. Written by a highly experienced instructor in the field, the book provides early-career professionals and college and university students with the necessary foundation in electronics. The book is also a useful resource for researchers and research professionals whose main field is not electronics but whose research requires a working knowledge of electronic circuits and devices.

# About the Author

**Meizhong Wang** recently retired from the College of New Caledonia (CNC) in Canada, where she was an instructor for 31 years and she is also an author of 8 books.



The Institution of Engineering and Technology theiet.org 978-1-83953-216-0